SPRUJ40C may 2022 – may 2023
The default configuration of the DP83867 is determined using a number of resistor pull-up and pull-down values on specific pins of the PHY. Depending on the values installed, each of the configuration pins can be set to one of four modes by using the pull up and pull down options provided. The AM62x SKEVM uses the 48-pin QFN package which supports the RGMII interface.
The DP83867 PHY uses four level configurations based on resistor strapping which generate four distinct voltages ranges. The resistors are connected to the RX data and control pins which are normally driven by the PHY and are inputs to the processor. The voltage range for each mode is shown below:
Mode 1 - 0 V to 0.3 V
Mode 2 – 0.462 V to 0.6303 V
Mode 3 – 0.7425 V to 0.9372 V
Mode 4 – 2.2902 V to 2.9304 V
Footprint for both pull-up and pull-down is provided on all the strapping pins except LED_0. LED_0 is for Mirror Enable, which is set to mode 1 by default, Mode 4 is not applicable and Mode2, Mode3 option is not desired.
CPSW_RGMII1 port of the AM62x SoC is connected to DP83867 whose configuration is as given below:
PHY ADDR: 00000
Auto_neg: Enabled
ANGsel 10/100/1000
RGMII Clk skew Tx: 0 ns
RGMII Clk skew Rx: 2 ns