SPRUJ40C may 2022 – may 2023
The OLDI0 Display interface of the AM62x SoC is connected to a 40 pin LVDS display connector (J21) Mfr Part# FFC2A32-40-T from GCT. The OLDI Interface supports dual channel 8 bit LVDS output.The pinout and connector orientation is common between E1 and E2 boards but differs from the future 'final' E3 boards. Adapters are available to update the E1/E2 wiring to E3. Do not attempt to connect a display designed for E3 EVMs to the E1/E2 EVM without this adapter.
The Pin-out details of the Display connector are given in Table 2-5.
Pin no. | Signal | Pin no. | Signal |
---|---|---|---|
1 | VCC_3V3_SYS(EEPROM_VDD) | 21 | CH1_LVDS_A2P |
2 | SoC_I2C0_SCL | 22 | GND |
3 | SoC_I2C0_SDA | 23 | CH1_LVDS_A3N |
4 | NC | 24 | CH1_LVDS_A3P |
5 | NC | 25 | GND |
6 | GND | 26 | CH1_LVDS_A0N |
7 | GND | 27 | CH2_LVDS_A0P |
8 | OLDI_RESETn | 28 | GND |
9 | TS_INT# | 29 | CH2_LVDS_A1N |
10 | GND | 30 | CH2_LVDS_A1P |
11 | CH1_LVDS_A0N | 31 | GND |
12 | CH1_LVDS_A0P | 32 | CH2_LVDS_CLKN |
13 | GND | 33 | CH2_LVDS_CLKP |
14 | CH1_LVDS_A1N | 34 | GND |
15 | CH1_LVDS_A1P | 35 | CH2_LVDS_A2N |
16 | GND | 36 | CH2_LVDS_A2P |
17 | CH1_LVDS_CLKN | 37 | GND |
18 | CH1_LVDS_CLKP | 38 | CH2_LVDS_A3N |
19 | GND | 39 | CH2_LVDS_A3P |
20 | CH1_LVDS_A2N | 40 | GND |
Pin no. | Signal | Pin no. | Signal |
---|---|---|---|
40 | VCC_3V3_SYS(EEPROM_VDD) | 20 | CH1_LVDS_A2P |
39 | GND | 19 | GND |
38 | SoC_I2C0_SCL | 18 | GND |
37 | SoC_I2C0_SDA | 17 | CH1_LVDS_A3N |
36 | NC | 16 | CH2_LVDS_A0N |
35 | NC | 15 | CH1_LVDS_A3P |
34 | NC | 14 | CH2_LVDS_A0P |
33 | TS_INT | 13 | GND |
32 | TS_RST | 12 | GND |
31 | GND | 11 | CH2_LVDS_A1N |
30 | GND | 10 | CH2_LVDS_CLKN |
29 | CH1_LVDS_A0N | 9 | CH2_LVDS_A1P |
28 | CH1_LVDS_A1N | 8 | CH2_LVDS_CLKP |
27 | CH1_LVDS_A0P | 7 | GND |
26 | CH1_LVDS_A1P | 6 | GND |
25 | GND | 5 | CH2_LVDS_A2N |
24 | GND | 4 | CH2_LVDS_A3N |
23 | CH1_LVDS_CLKN | 3 | CH2_LVDS_A2P |
22 | CH1_LVDS_A2N | 2 | CH2_LVDS_A3P |
21 | CH1_LVDS_CLKP | 1 | GND |