SPRUJ53B April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
Table 14-9 lists the memory-mapped registers for the ANALOG_SUBSYS_REGS registers. All register offset addresses not listed in Table 14-9 should be considered as reserved locations and the register contents should not be modified.
Offset | Acronym | Register Name | Write Protection | Section |
---|---|---|---|---|
26h | ADCOSDETECT | I2V Logic Control | EALLOW | Go |
36h | REFCONFIGB | Config register for analog reference B. | EALLOW | Go |
4Ah | INTERNALTESTCTL | INTERNALTEST Node Control Register | EALLOW | Go |
5Eh | CONFIGLOCK | Lock Register for all the config registers. | EALLOW | Go |
60h | TSNSCTL | Temperature Sensor Control Register | EALLOW | Go |
68h | ANAREFPCTL | Analog Reference Control Register for VREFHI | EALLOW | Go |
69h | ANAREFNCTL | Analog Reference Control Register for VREFLO | EALLOW | Go |
70h | VMONCTL | Voltage Monitor Control Register | EALLOW | Go |
82h | CMPHPMXSEL | Bits to select one of the many sources on CompHP inputs. Refer to Pimux diagram for details. | EALLOW | Go |
84h | CMPLPMXSEL | Bits to select one of the many sources on CompLP inputs. Refer to Pimux diagram for details. | EALLOW | Go |
86h | CMPHNMXSEL | Bits to select one of the many sources on CompHN inputs. Refer to Pimux diagram for details. | EALLOW | Go |
87h | CMPLNMXSEL | Bits to select one of the many sources on CompLN inputs. Refer to Pimux diagram for details. | EALLOW | Go |
88h | ADCDACLOOPBACK | Enabble loopback from DAC to ADCs | Go | |
8Bh | CMPSSCTL | CMPSS Control Register | EALLOW | Go |
8Ch | CMPSSDACBUFCONFIG | Config bits for CMPSS DAC buffer | EALLOW | Go |
8Eh | LOCK | Lock Register | EALLOW | Go |
10Ah | AGPIOCTRLA | AGPIO Control Register | EALLOW | Go |
10Ch | AGPIOCTRLB | AGPIO Control Register | EALLOW | Go |
116h | AGPIOCTRLG | AGPIO Control Register | EALLOW | Go |
118h | AGPIOCTRLH | AGPIO Control Register | EALLOW | Go |
132h | GPIOINENACTRL | GPIOINENACTRL Control Register | EALLOW | Go |
134h | IO_DRVSEL | IO Drive strength select register | EALLOW | Go |
135h | IO_MODESEL | IO Mode select register | EALLOW | Go |
136h | ADCSOCFRCGB | ADC Global SOC Force | EALLOW | Go |
138h | ADCSOCFRCGBSEL | ADC Global SOC Force Select | EALLOW | Go |
Complex bit access types are encoded to fit into small table cells. Table 14-10 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
R-0 | R -0 | Read Returns 0s |
Write Type | ||
W | W | Write |
W1S | W 1S | Write 1 to set |
WOnce | W Once | Write Write once |
WSonce | W Sonce | Write Set once |
Reset or Default Value | ||
-n | Value after reset or the default value | |
Register Array Variables | ||
i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. |
ADCOSDETECT is shown in Figure 14-5 and described in Table 14-11.
Return to the Summary Table.
I2V Logic Control
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DETECTCFG | OSDETECT_EN | RESERVED | |||||
R/W-0h | R/W-0h | R/W-0h | |||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-8 | RESERVED | R/W | 0h | Reserved |
7-5 | DETECTCFG | R/W | 0h | ADC Opens and Shorts Detect Configuration. This bit field defines the open/shorts detection circuit state. 0h Open/Shorts detection circuit is disabled. 1h Open/Shorts detection circuit is enabled at zero scale. 2h Open/Shorts detection circuit is enabled at full scale. 3h Open/Shorts detection circuit is enabled at (nominal) 5/12 scale. 4h Open/Shorts detection circuit is enabled at (nominal) 7/12 scale. 5h Open/Shorts detection circuit is enabled with a (nominal) 5K pulldown to VSSA. 6h Open/Shorts detection circuit is enabled with a (nominal) 5K pullup to VDDA. 7h Open/Shorts detection circuit is enabled with a (nominal) 7K pulldown to VSSA. Reset type: XRSn |
4 | OSDETECT_EN | R/W | 0h | Set this bit to enable the OSDETECT logic Reset type: XRSn |
3-0 | RESERVED | R/W | 0h | Reserved |
REFCONFIGB is shown in Figure 14-6 and described in Table 14-12.
Return to the Summary Table.
Config register for analog reference B.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | |||||
R-0h | R/W-0h | R/W-0h | |||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | ADC_ATB_ENE | ADC_ATB_END | ADC_ATB_ENC | ADC_ATB_ENB | |||
R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADC_ATB_ENB | ADC_ATB_ENA | RESERVED | RESERVED | RESERVED | RESERVED | ||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-20 | RESERVED | R | 0h | Reserved |
19-18 | RESERVED | R/W | 0h | Reserved |
17-16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R | 0h | Reserved |
14-13 | ADC_ATB_ENE | R/W | 0h | 00: TESTANA0 and TESTANA1 DISABLE 01: TESTANA0 DISABLE and TESTANA1 ENABLE(Use this for ADC OS Detect) 10: TESTANA0 ENABLE and TESTANA1 DISABLE 11: TESTANA0 and TESTANA1 ENABLE Reset type: XRSn |
12-11 | ADC_ATB_END | R/W | 0h | 00: TESTANA0 and TESTANA1 DISABLE 01: TESTANA0 DISABLE and TESTANA1 ENABLE(Use this for ADC OS Detect) 10: TESTANA0 ENABLE and TESTANA1 DISABLE 11: TESTANA0 and TESTANA1 ENABLE Reset type: XRSn |
10-9 | ADC_ATB_ENC | R/W | 0h | 00: TESTANA0 and TESTANA1 DISABLE 01: TESTANA0 DISABLE and TESTANA1 ENABLE(Use this for ADC OS Detect) 10: TESTANA0 ENABLE and TESTANA1 DISABLE 11: TESTANA0 and TESTANA1 ENABLE Reset type: XRSn |
8-7 | ADC_ATB_ENB | R/W | 0h | 00: TESTANA0 and TESTANA1 DISABLE 01: TESTANA0 DISABLE and TESTANA1 ENABLE(Use this for ADC OS Detect) 10: TESTANA0 ENABLE and TESTANA1 DISABLE 11: TESTANA0 and TESTANA1 ENABLE Reset type: XRSn |
6-5 | ADC_ATB_ENA | R/W | 0h | 00: TESTANA0 and TESTANA1 DISABLE 01: TESTANA0 DISABLE and TESTANA1 ENABLE(Use this for ADC OS Detect) 10: TESTANA0 ENABLE and TESTANA1 DISABLE 11: TESTANA0 and TESTANA1 ENABLE Reset type: XRSn |
4-3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
INTERNALTESTCTL is shown in Figure 14-7 and described in Table 14-13.
Return to the Summary Table.
INTERNALTEST Node Control Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
KEY | |||||||
R-0/W-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
KEY | |||||||
R-0/W-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | ||||||
R-0-0h | R/W-0h | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | TESTSEL | ||||||
R/W-0h | R/W-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | KEY | R-0/W | 0h | Write Key. Writes to this register must include the value 0xA5A5 in the KEY bit field to take effect. Otherwise the register will remain as it was prior to the write attempt. Reads will return a 0. Reset type: SYSRSn |
15-9 | RESERVED | R-0 | 0h | Reserved |
8-6 | RESERVED | R/W | 0h | Reserved |
5-0 | TESTSEL | R/W | 0h | Test Select. This bit field defines which internal node, if any, is selected to come out on the INTERNALTEST node connected to the ADC. Reset type: SYSRSn 0h (R/W) = No internal connection 1h (R/W) = Core VDD (1.2V) voltage 2h (R/W) = VDDA voltage 3h (R/W) = VSSA - Analog ground pin 4h (R/W) = VREFLO pin voltage 5h (R/W) = CMPSS1 High DAC output (6-bit) 6h (R/W) = CMPSS1 Low DAC output (6-bit) 7h (R/W) = CMPSS2 High DAC output (6-bit) 8h (R/W) = CMPSS2 Low DAC output (6-bit) 9h (R/W) = CMPSS3 High DAC output (6-bit) Ah (R/W) = CMPSS3 Low DAC output (6-bit) Bh (R/W) = CMPSS4 High DAC output (6-bit) Ch (R/W) = CMPSS4 Low DAC output (6-bit) 1Ch (R/W) = Reserved 1Dh (R/W) = All ADCs are placed in gain calibration mode. 0.9*VREFHI pin voltage is sampled by all ADCs through INTERNALTEST mux output, overriding CHSEL setting. 1Eh (R/W) = Reserved 1Fh (R/W) = Reserved 20h (R/W) = Reserved 21h (R/W) = Reserved 22h (R/W) = Reserved 23h (R/W) = Reserved 24h (R/W) = Reserved 25h (R/W) = Reserved 26h (R/W) = Reserved 27h (R/W) = Reserved 28h (R/W) = Reserved 29h (R/W) = Reserved 2Ah (R/W) = Reserved 2Bh (R/W) = Reserved 2Ch (R/W) = VSS - Digital ground pin 2Dh (R/W) = Reserved 2Eh (R/W) = Reserved 2Fh (R/W) = Reserved 30h (R/W) = Reserved 3Fh (R/W) = Reserved |
CONFIGLOCK is shown in Figure 14-8 and described in Table 14-14.
Return to the Summary Table.
Lock Register for all the config registers.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIOINENACTRL | RESERVED | RESERVED | AGPIOCTRL | RESERVED | RESERVED | RESERVED |
R-0-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-7 | RESERVED | R-0 | 0h | Reserved |
6 | GPIOINENACTRL | R/WSonce | 0h | Locks all GPIOINENACTRL Register. Setting this bit will disable any future writes to this reigster. This bit can only be cleared by a reset. Reset type: SYSRSn |
5 | RESERVED | R/WSonce | 0h | Reserved |
4 | RESERVED | R/WSonce | 0h | Reserved |
3 | AGPIOCTRL | R/WSonce | 0h | Locks all AGPIOCTRL Register. Setting this bit will disable any future writes to this reigster. This bit can only be cleared by a reset. Reset type: SYSRSn |
2 | RESERVED | R/WSonce | 0h | Reserved |
1 | RESERVED | R/WSonce | 0h | Reserved |
0 | RESERVED | R/WSonce | 0h | Reserved |
TSNSCTL is shown in Figure 14-9 and described in Table 14-15.
Return to the Summary Table.
Temperature Sensor Control Register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENABLE | ||||||
R-0-0h | R/W-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-1 | RESERVED | R-0 | 0h | Reserved |
0 | ENABLE | R/W | 0h | Temperature Sensor Enable. This bit enables the temperature sensor output to the ADC. 0 Disabled 1 Enabled Reset type: SYSRSn |
ANAREFPCTL is shown in Figure 14-10 and described in Table 14-16.
Return to the Summary Table.
Analog Reference Control Register for VREFHI
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | ANAREFE1P65SEL | ANAREFD1P65SEL | ANAREFC1P65SEL | ANAREFB1P65SEL | ANAREFA1P65SEL | REFPMUXSELE | |
R-0-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-1h | |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REFPMUXSELD | REFPMUXSELC | REFPMUXSELB | REFPMUXSELA | ||||
R/W-1h | R/W-1h | R/W-1h | R/W-1h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | RESERVED | R-0 | 0h | Reserved |
14 | ANAREFE1P65SEL | R/W | 0h | 1.65V reference mode select bit: 0: INTREF: FSR set to 2.5V VREFHI: FSR equal to VREFHI pin 1: INTREF: FSR set to 3.3V (ADC Reference = 1.65V) VREFHI: FSR set to 3.3V with pin equal to 1.65V Reset type: XRSn |
13 | ANAREFD1P65SEL | R/W | 0h | 1.65V reference mode select bit: 0: INTREF: FSR set to 2.5V VREFHI: FSR equal to VREFHI pin 1: INTREF: FSR set to 3.3V (ADC Reference = 1.65V) VREFHI: FSR set to 3.3V with pin equal to 1.65V Reset type: XRSn |
12 | ANAREFC1P65SEL | R/W | 0h | 1.65V reference mode select bit: 0: INTREF: FSR set to 2.5V VREFHI: FSR equal to VREFHI pin 1: INTREF: FSR set to 3.3V (ADC Reference = 1.65V) VREFHI: FSR set to 3.3V with pin equal to 1.65V Reset type: XRSn |
11 | ANAREFB1P65SEL | R/W | 0h | 1.65V reference mode select bit: 0: INTREF: FSR set to 2.5V VREFHI: FSR equal to VREFHI pin 1: INTREF: FSR set to 3.3V (ADC Reference = 1.65V) VREFHI: FSR set to 3.3V with pin equal to 1.65V Reset type: XRSn |
10 | ANAREFA1P65SEL | R/W | 0h | 1.65V reference mode select bit: 0: INTREF: FSR set to 2.5V VREFHI: FSR equal to VREFHI pin 1: INTREF: FSR set to 3.3V (ADC Reference = 1.65V) VREFHI: FSR set to 3.3V with pin equal to 1.65V Reset type: XRSn |
9-8 | REFPMUXSELE | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: INTREF 01: VREFHI 10: Reserved 11: VDDA Note: If any one ADC chooses INTREF then VREFHI option will become invalid for all other ADCs. Reset type: XRSn |
7-6 | REFPMUXSELD | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: INTREF 01: VREFHI 10: Reserved 11: VDDA Note: If any one ADC chooses INTREF then VREFHI option will become invalid for all other ADCs. Reset type: XRSn |
5-4 | REFPMUXSELC | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: INTREF 01: VREFHI 10: Reserved 11: VDDA Note: If any one ADC chooses INTREF then VREFHI option will become invalid for all other ADCs. Reset type: XRSn |
3-2 | REFPMUXSELB | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: INTREF 01: VREFHI 10: Reserved 11: VDDA Note: If any one ADC chooses INTREF then VREFHI option will become invalid for all other ADCs. Reset type: XRSn |
1-0 | REFPMUXSELA | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: INTREF 01: VREFHI 10: Reserved 11: VDDA Note: If any one ADC chooses INTREF then VREFHI option will become invalid for all other ADCs. Reset type: XRSn |
ANAREFNCTL is shown in Figure 14-11 and described in Table 14-17.
Return to the Summary Table.
Analog Reference Control Register for VREFLO
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | REFNMUXSELE | ||||||
R-0-0h | R/W-1h | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REFNMUXSELD | REFNMUXSELC | REFNMUXSELB | REFNMUXSELA | ||||
R/W-1h | R/W-1h | R/W-1h | R/W-1h | ||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-10 | RESERVED | R-0 | 0h | Reserved |
9-8 | REFNMUXSELE | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: VREFLO 01: VREFLO 10: Reserved 11: VSSA Reset type: XRSn |
7-6 | REFNMUXSELD | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: VREFLO 01: VREFLO 10: Reserved 11: VSSA Reset type: XRSn |
5-4 | REFNMUXSELC | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: VREFLO 01: VREFLO 10: Reserved 11: VSSA Reset type: XRSn |
3-2 | REFNMUXSELB | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: VREFLO 01: VREFLO 10: Reserved 11: VSSA Reset type: XRSn |
1-0 | REFNMUXSELA | R/W | 1h | Analog reference mode select. This bit selects the options for VREFHI selection 00: VREFLO 01: VREFLO 10: Reserved 11: VSSA Reset type: XRSn |
VMONCTL is shown in Figure 14-12 and described in Table 14-18.
Return to the Summary Table.
Voltage Monitor Control Register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | BORLVMONDIS | ||||||
R-0-0h | R/W-0h | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | |||||
R-0-0h | R/W-0h | R/W-0h | |||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-9 | RESERVED | R-0 | 0h | Reserved |
8 | BORLVMONDIS | R/W | 0h | BORL disable on VDDIO. 0 BORL is enabled on VDDIO, i.e BOR circuit will be triggered if VDDIO goes lower than the lower BOR threshold of VDDIO. 1 BORL is disabled on VDDIO, i.e BOR circuit will not be triggered if VDDIO goes lower than the lower BOR threshold of VDDIO. Reset type: SYSRSn |
7-2 | RESERVED | R-0 | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
CMPHPMXSEL is shown in Figure 14-13 and described in Table 14-19.
Return to the Summary Table.
Bits to select one of the many sources on CompHP inputs. Refer to Pimux diagram for details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | |||||
R-0-0h | R/W-0h | R/W-0h | |||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | CMP4HPMXSEL | CMP3HPMXSEL | ||||
R-0-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CMP3HPMXSEL | CMP2HPMXSEL | CMP1HPMXSEL | |||||
R/W-0h | R/W-0h | R/W-0h | |||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-22 | RESERVED | R-0 | 0h | Reserved |
21-19 | RESERVED | R/W | 0h | Reserved |
18-16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R-0 | 0h | Reserved |
14-12 | RESERVED | R/W | 0h | Reserved |
11-9 | CMP4HPMXSEL | R/W | 0h | CMP4HPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
8-6 | CMP3HPMXSEL | R/W | 0h | CMP3HPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
5-3 | CMP2HPMXSEL | R/W | 0h | CMP2HPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
2-0 | CMP1HPMXSEL | R/W | 0h | CMP1HPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
CMPLPMXSEL is shown in Figure 14-14 and described in Table 14-20.
Return to the Summary Table.
Bits to select one of the many sources on CompLP inputs. Refer to Pimux diagram for details.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | |||||
R-0-0h | R/W-0h | R/W-0h | |||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | CMP4LPMXSEL | CMP3LPMXSEL | ||||
R-0-0h | R/W-0h | R/W-0h | R/W-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CMP3LPMXSEL | CMP2LPMXSEL | CMP1LPMXSEL | |||||
R/W-0h | R/W-0h | R/W-0h | |||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-22 | RESERVED | R-0 | 0h | Reserved |
21-19 | RESERVED | R/W | 0h | Reserved |
18-16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R-0 | 0h | Reserved |
14-12 | RESERVED | R/W | 0h | Reserved |
11-9 | CMP4LPMXSEL | R/W | 0h | CMP4LPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
8-6 | CMP3LPMXSEL | R/W | 0h | CMP3LPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
5-3 | CMP2LPMXSEL | R/W | 0h | CMP2LPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
2-0 | CMP1LPMXSEL | R/W | 0h | CMP1LPMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
CMPHNMXSEL is shown in Figure 14-15 and described in Table 14-21.
Return to the Summary Table.
Bits to select one of the many sources on CompHN inputs. Refer to Pimux diagram for details.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | CMP4HNMXSEL | CMP3HNMXSEL | CMP2HNMXSEL | CMP1HNMXSEL |
R-0-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-7 | RESERVED | R-0 | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | CMP4HNMXSEL | R/W | 0h | CMP4HNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
2 | CMP3HNMXSEL | R/W | 0h | CMP3HNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
1 | CMP2HNMXSEL | R/W | 0h | CMP2HNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
0 | CMP1HNMXSEL | R/W | 0h | CMP1HNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
CMPLNMXSEL is shown in Figure 14-16 and described in Table 14-22.
Return to the Summary Table.
Bits to select one of the many sources on CompLN inputs. Refer to Pimux diagram for details.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | CMP4LNMXSEL | CMP3LNMXSEL | CMP2LNMXSEL | CMP1LNMXSEL |
R-0-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-7 | RESERVED | R-0 | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | CMP4LNMXSEL | R/W | 0h | CMP4LNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
2 | CMP3LNMXSEL | R/W | 0h | CMP3LNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
1 | CMP2LNMXSEL | R/W | 0h | CMP2LNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
0 | CMP1LNMXSEL | R/W | 0h | CMP1LNMXSEL bits, Refer to the Analog Subsystem chapter Reset type: XRSn |
ADCDACLOOPBACK is shown in Figure 14-17 and described in Table 14-23.
Return to the Summary Table.
Enabble loopback from DAC to ADCs
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
KEY | |||||||
R-0/W-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
KEY | |||||||
R-0/W-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ENLB2ADCE | ENLB2ADCD | ENLB2ADCC | ENLB2ADCB | ENLB2ADCA | ||
R-0-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | KEY | R-0/W | 0h | Write Key. Writes to this register must include the value 0xA5A5 in the KEY bit field to take effect. Otherwise the register will remain as it was prior to the write attempt. Reads will return a 0. Reset type: XRSn |
15-5 | RESERVED | R-0 | 0h | Reserved |
4 | ENLB2ADCE | R/W | 0h | 1 Loops back COMPDACA output to ADCE. 0 Loop back is broken. Note: Setting this bit to 1, will override the CHSEL specification for the ADC. ADC would sample COMPDACA output irrespective of the value of CHSEL. Reset type: XRSn |
3 | ENLB2ADCD | R/W | 0h | 1 Loops back COMPDACA output to ADCD. 0 Loop back is broken. Note: Setting this bit to 1, will override the CHSEL specification for the ADC. ADC would sample COMPDACA output irrespective of the value of CHSEL. Reset type: XRSn |
2 | ENLB2ADCC | R/W | 0h | 1 Loops back COMPDACA output to ADCC. 0 Loop back is broken. Note: Setting this bit to 1, will override the CHSEL specification for the ADC. ADC would sample COMPDACA output irrespective of the value of CHSEL. Reset type: XRSn |
1 | ENLB2ADCB | R/W | 0h | 1 Loops back COMPDACA output to ADCB. 0 Loop back is broken. Note: Setting this bit to 1, will override the CHSEL specification for the ADC. ADC would sample COMPDACA output irrespective of the value of CHSEL. Reset type: XRSn |
0 | ENLB2ADCA | R/W | 0h | 1 Loops back COMPDACA output to ADCA. 0 Loop back is broken. Note: Setting this bit to 1, will override the CHSEL specification for the ADC. ADC would sample COMPDACA output irrespective of the value of CHSEL. Reset type: XRSn |
CMPSSCTL is shown in Figure 14-18 and described in Table 14-24.
Return to the Summary Table.
CMPSS Control Register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
CMPSSCTLEN | RESERVED | ||||||
R/W-0h | R-0-0h | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CMP1LDACOUTEN | ||||||
R-0-0h | R/W-0h | ||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | CMPSSCTLEN | R/W | 0h | 0 - Rest of the configurations in this register are disabled 1 - Rest of the configuration in this register are enabled This bit is added for safety purpose. The configurations in this register are donot care if this bit is '0' Reset type: SYSRSn |
14-1 | RESERVED | R-0 | 0h | Reserved |
0 | CMP1LDACOUTEN | R/W | 0h | 0 - CMPSS1.COMPL is enabled and associated DAC will act as reference for comparator. 1 - CMPSS1.COMPL is disabled. Associated DAC will act as a general purpose DAC with 11 bit resolution Reset type: SYSRSn |
CMPSSDACBUFCONFIG is shown in Figure 14-19 and described in Table 14-25.
Return to the Summary Table.
Config bits for CMPSS DAC buffer
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | ||||||||||||||
R/W-0h | R/W-0h | ||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | CMPSSADACL | ||||||||||||||
R/W-0h | R/W-0h | ||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-24 | RESERVED | R/W | 0h | Reserved |
23-16 | RESERVED | R/W | 0h | Reserved |
15-8 | RESERVED | R/W | 0h | Reserved |
7-0 | CMPSSADACL | R/W | 0h | Configuration Bits for CMPSS DACA buffer Reset type: XRSn |
LOCK is shown in Figure 14-20 and described in Table 14-26.
Return to the Summary Table.
Lock Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | VREGCTL | CMPLNMXSEL | ||||
R-0-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CMPHNMXSEL | CMPLPMXSEL | CMPHPMXSEL | RESERVED | RESERVED | VMONCTL | ANAREFCTL | TSNSCTL |
R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h | R/WSonce-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-11 | RESERVED | R-0 | 0h | Reserved |
10 | RESERVED | R/WSonce | 0h | Reserved |
9 | VREGCTL | R/WSonce | 0h | VREGCTL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
8 | CMPLNMXSEL | R/WSonce | 0h | CMPLNMXSEL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
7 | CMPHNMXSEL | R/WSonce | 0h | CMPHNMXSEL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
6 | CMPLPMXSEL | R/WSonce | 0h | CMPLPMXSEL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
5 | CMPHPMXSEL | R/WSonce | 0h | CMPHPMXSEL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
4 | RESERVED | R/WSonce | 0h | Reserved |
3 | RESERVED | R/WSonce | 0h | Reserved |
2 | VMONCTL | R/WSonce | 0h | VMONCTL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
1 | ANAREFCTL | R/WSonce | 0h | ANAREFCTL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
0 | TSNSCTL | R/WSonce | 0h | TSNSCTL Register Lock. Setting this bit will disable any future write to the respective register. This bit can only be cleared by a reset. Reset type: SYSRSn |
AGPIOCTRLA is shown in Figure 14-21 and described in Table 14-27.
Return to the Summary Table.
AGPIO Control Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | GPIO28 | RESERVED | RESERVED | RESERVED | GPIO24 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | GPIO21 | GPIO20 | RESERVED | RESERVED | GPIO17 | GPIO16 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | GPIO13 | GPIO12 | GPIO11 | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | GPIO28 | R/W | 0h | One time configuration for GPIO28 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | GPIO24 | R/W | 0h | One time configuration for GPIO24 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | GPIO21 | R/W | 0h | One time configuration for GPIO21 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
20 | GPIO20 | R/W | 0h | One time configuration for GPIO20 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | GPIO17 | R/W | 0h | One time configuration for GPIO17 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
16 | GPIO16 | R/W | 0h | One time configuration for GPIO16 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | GPIO13 | R/W | 0h | One time configuration for GPIO13 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
12 | GPIO12 | R/W | 0h | One time configuration for GPIO12 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
11 | GPIO11 | R/W | 0h | One time configuration for GPIO11 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
AGPIOCTRLB is shown in Figure 14-22 and described in Table 14-28.
Return to the Summary Table.
AGPIO Control Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | GPIO33 | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | RESERVED | R/W | 0h | Reserved |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | RESERVED | R/W | 0h | Reserved |
17 | RESERVED | R/W | 0h | Reserved |
16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | GPIO33 | R/W | 0h | One time configuration for GPIO33 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
0 | RESERVED | R/W | 0h | Reserved |
AGPIOCTRLG is shown in Figure 14-23 and described in Table 14-29.
Return to the Summary Table.
AGPIO Control Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO215 | GPIO214 | GPIO213 | GPIO212 | GPIO211 | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | RESERVED | R/W | 0h | Reserved |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO215 | R/W | 0h | One time configuration for GPIO215 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
22 | GPIO214 | R/W | 0h | One time configuration for GPIO214 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
21 | GPIO213 | R/W | 0h | One time configuration for GPIO213 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
20 | GPIO212 | R/W | 0h | One time configuration for GPIO212 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
19 | GPIO211 | R/W | 0h | One time configuration for GPIO211 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
18 | RESERVED | R/W | 0h | Reserved |
17 | RESERVED | R/W | 0h | Reserved |
16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | RESERVED | R/W | 0h | Reserved |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | RESERVED | R/W | 0h | Reserved |
5 | RESERVED | R/W | 0h | Reserved |
4 | RESERVED | R/W | 0h | Reserved |
3 | RESERVED | R/W | 0h | Reserved |
2 | RESERVED | R/W | 0h | Reserved |
1 | RESERVED | R/W | 0h | Reserved |
0 | RESERVED | R/W | 0h | Reserved |
AGPIOCTRLH is shown in Figure 14-24 and described in Table 14-30.
Return to the Summary Table.
AGPIO Control Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | RESERVED | GPIO253 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
GPIO247 | RESERVED | RESERVED | RESERVED | RESERVED | GPIO242 | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | RESERVED | RESERVED | GPIO236 | RESERVED | RESERVED | RESERVED | RESERVED |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO230 | RESERVED | GPIO228 | GPIO227 | GPIO226 | RESERVED | GPIO224 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31 | RESERVED | R/W | 0h | Reserved |
30 | RESERVED | R/W | 0h | Reserved |
29 | GPIO253 | R/W | 0h | One time configuration for GPIO253 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
28 | RESERVED | R/W | 0h | Reserved |
27 | RESERVED | R/W | 0h | Reserved |
26 | RESERVED | R/W | 0h | Reserved |
25 | RESERVED | R/W | 0h | Reserved |
24 | RESERVED | R/W | 0h | Reserved |
23 | GPIO247 | R/W | 0h | One time configuration for GPIO247 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
22 | RESERVED | R/W | 0h | Reserved |
21 | RESERVED | R/W | 0h | Reserved |
20 | RESERVED | R/W | 0h | Reserved |
19 | RESERVED | R/W | 0h | Reserved |
18 | GPIO242 | R/W | 0h | One time configuration for GPIO242 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
17 | RESERVED | R/W | 0h | Reserved |
16 | RESERVED | R/W | 0h | Reserved |
15 | RESERVED | R/W | 0h | Reserved |
14 | RESERVED | R/W | 0h | Reserved |
13 | RESERVED | R/W | 0h | Reserved |
12 | GPIO236 | R/W | 0h | One time configuration for GPIO236 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
11 | RESERVED | R/W | 0h | Reserved |
10 | RESERVED | R/W | 0h | Reserved |
9 | RESERVED | R/W | 0h | Reserved |
8 | RESERVED | R/W | 0h | Reserved |
7 | RESERVED | R/W | 0h | Reserved |
6 | GPIO230 | R/W | 0h | One time configuration for GPIO230 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
5 | RESERVED | R/W | 0h | Reserved |
4 | GPIO228 | R/W | 0h | One time configuration for GPIO228 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
3 | GPIO227 | R/W | 0h | One time configuration for GPIO227 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
2 | GPIO226 | R/W | 0h | One time configuration for GPIO226 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
1 | RESERVED | R/W | 0h | Reserved |
0 | GPIO224 | R/W | 0h | One time configuration for GPIO224 to decide whether AGPIO functionality is enabled 0 - AGPIO functionality is disabled 1 - AGPIO functionality is enabled Reset type: XRSn |
GPIOINENACTRL is shown in Figure 14-25 and described in Table 14-31.
Return to the Summary Table.
GPIOINENACTRL Control Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | GPIO63 | GPIO62 | GPIO21 | GPIO20 | |||
R-0-0h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | |||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-4 | RESERVED | R-0 | 0h | Reserved |
3 | GPIO63 | R/W | 1h | One time configuration for GPIO63 to decide whether Input buffer (INENA control) is enabled or disabled 0 - Input buffer is disabled 1 - Input buffer is enabled Reset type: XRSn |
2 | GPIO62 | R/W | 1h | One time configuration for GPIO62 to decide whether Input buffer (INENA control) is enabled or disabled 0 - Input buffer is disabled 1 - Input buffer is enabled Reset type: XRSn |
1 | GPIO21 | R/W | 1h | One time configuration for GPIO21 to decide whether Input buffer (INENA control) is enabled or disabled 0 - Input buffer is disabled 1 - Input buffer is enabled Reset type: XRSn |
0 | GPIO20 | R/W | 1h | One time configuration for GPIO20 to decide whether Input buffer (INENA control) is enabled or disabled 0 - Input buffer is disabled 1 - Input buffer is enabled Reset type: XRSn |
IO_DRVSEL is shown in Figure 14-26 and described in Table 14-32.
Return to the Summary Table.
IO Drive strength select register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DRVSEL_GPIO32 | DRVSEL_GPIO9 | DRVSEL_GPIO3 | DRVSEL_GPIO2 | |||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-4 | RESERVED | R/W | 0h | Reserved |
3 | DRVSEL_GPIO32 | R/W | 0h | Drive Select for the IO buffer: 0: IO will have 4mA drive (default) 1: IO will support 12mA drive Reset type: XRSn |
2 | DRVSEL_GPIO9 | R/W | 0h | Drive Select for the IO buffer: 0: IO will have 4mA drive (default) 1: IO will support 12mA drive Reset type: XRSn |
1 | DRVSEL_GPIO3 | R/W | 0h | Drive Select for the IO buffer: 0: IO will have 4mA drive (default) 1: IO will support 12mA drive Reset type: XRSn |
0 | DRVSEL_GPIO2 | R/W | 0h | Drive Select for the IO buffer: 0: IO will have 4mA drive (default) 1: IO will support 12mA drive Reset type: XRSn |
IO_MODESEL is shown in Figure 14-27 and described in Table 14-33.
Return to the Summary Table.
IO Mode select register
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | MODESEL_GPIO32 | MODESEL_GPIO9 | MODESEL_GPIO3 | MODESEL_GPIO2 | |||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-4 | RESERVED | R/W | 0h | Reserved |
3 | MODESEL_GPIO32 | R/W | 0h | Mode Select for the IO buffer: 0: IO buffer is set to operate at 3.3v (default) 1: IO buffer is set to operate at 1.35v Reset type: XRSn |
2 | MODESEL_GPIO9 | R/W | 0h | Mode Select for the IO buffer: 0: IO buffer is set to operate at 3.3v (default) 1: IO buffer is set to operate at 1.35v Reset type: XRSn |
1 | MODESEL_GPIO3 | R/W | 0h | Mode Select for the IO buffer: 0: IO buffer is set to operate at 3.3v (default) 1: IO buffer is set to operate at 1.35v Reset type: XRSn |
0 | MODESEL_GPIO2 | R/W | 0h | Mode Select for the IO buffer: 0: IO buffer is set to operate at 3.3v (default) 1: IO buffer is set to operate at 1.35v Reset type: XRSn |
ADCSOCFRCGB is shown in Figure 14-28 and described in Table 14-34.
Return to the Summary Table.
ADC Global SOC Force
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
SOC15 | SOC14 | SOC13 | SOC12 | SOC11 | SOC10 | SOC9 | SOC8 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SOC7 | SOC6 | SOC5 | SOC4 | SOC3 | SOC2 | SOC1 | SOC0 |
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-16 | RESERVED | R-0 | 0h | Reserved |
15 | SOC15 | R/W | 0h | Indicate if SOC15 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
14 | SOC14 | R/W | 0h | Indicate if SOC14 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
13 | SOC13 | R/W | 0h | Indicate if SOC13 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
12 | SOC12 | R/W | 0h | Indicate if SOC12 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
11 | SOC11 | R/W | 0h | Indicate if SOC11 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
10 | SOC10 | R/W | 0h | Indicate if SOC10 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
9 | SOC9 | R/W | 0h | Indicate if SOC9 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
8 | SOC8 | R/W | 0h | Indicate if SOC8 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
7 | SOC7 | R/W | 0h | Indicate if SOC7 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
6 | SOC6 | R/W | 0h | Indicate if SOC6 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
5 | SOC5 | R/W | 0h | Indicate if SOC5 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
4 | SOC4 | R/W | 0h | Indicate if SOC4 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
3 | SOC3 | R/W | 0h | Indicate if SOC3 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
2 | SOC2 | R/W | 0h | Indicate if SOC2 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
1 | SOC1 | R/W | 0h | Indicate if SOC1 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
0 | SOC0 | R/W | 0h | Indicate if SOC0 selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: SYSRSn |
ADCSOCFRCGBSEL is shown in Figure 14-29 and described in Table 14-35.
Return to the Summary Table.
ADC Global SOC Force Select
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | ADCE | ADCD | ADCC | ADCB | ADCA | ||
R-0-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | ||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-5 | RESERVED | R-0 | 0h | Reserved |
4 | ADCE | R-0/W1S | 0h | Indicate if ADCE selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: XRSn |
3 | ADCD | R-0/W1S | 0h | Indicate if ADCD selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: XRSn |
2 | ADCC | R-0/W1S | 0h | Indicate if ADCC selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: XRSn |
1 | ADCB | R-0/W1S | 0h | Indicate if ADCB selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: XRSn |
0 | ADCA | R-0/W1S | 0h | Indicate if ADCA selected for global SW trigger 0 : Not selected for Global SW Trigger 1 : Selected for Global SW Trigger Reset type: XRSn |