SPRUJ63A September 2022 – October 2023
The AM64x/AM243x device has the following reset signals:
The two supervisor outputs and reset from JTAG are input to an AND gate to generate the PORz signal. This PORz, the CONN_MCU_PORz from safety connector, and PCIe_MCU_PORz from PCIe connector are input to another AND gate to generate the MCU_PORz signal.
Three push button switches are available to provide reset for MCU_PORz, MCU_RESETz and RESET_REQz.
Warm reset can also be applied through Test automation header or manual reset switches SW4(SoC) and SW6(MCU).
MCU_PORz input can be applied though switch SW7.
The CONN_MCU_RESETz and CONN_MCU_PORz from the safety connector are routed to MCU_RESETz and MCU_PORz respectively thereby providing option for safety connector to create a warm reset and a cold reset as shown in the Figure 3-5.
Most peripheral resets are ANDED with the RESETSTATz output from the SoC along with a GPIO control as shown in Figure 3-5. This verifies that the peripheral reset is asserted until the SoC is out of reset and allows the AM64x to manually assert reset to the peripheral.