SPRUJ66A February 2023 – December 2023
The default configuration of the DP83867 is determined using a number of resistor pull-up and pull-down values on specific pins of the PHY. Depending on the values installed, each of the configuration pins can be set to one of four modes. The AM62A Low Power SK EVM uses the 48-pin QFN package which supports the RGMII interface.
The DP83867 PHY uses four level configurations based on resistor strapping which generate four distinct voltages ranges. The resistors are connected to the RX data and control pins which are normally driven by the PHY and are inputs to the processor. The voltage range for each mode is shown below:
Mode1 - 0V to 0.3V
Mode 2 – 0.462V to 0.6303V
Mode3 – 0.7425V to 0.9372V
Mode4 – 2.2902V to 2.9304V
Footprints for both pull-up and pull-down is provided on all the strapping pins except LED_0. LED_0 is for Mirror Enable, which is set to Mode1 by default, Mode4 is not applicable and Mode2, Mode3 option is not desired. The PHY is resistor strapped for the below configurations:
PHY ADDR: 00000
Auto_neg: Enabled
ANG_SEL : 10/100/1000
RGMII TXCLK skew : 0 ns
RGMII RXCLK skew : 2 ns
Strap Setting | Pin Name | Strap Function | Mode | Valueof Strap Function | Description |
PHY Address |
RX_D2 |
PHY_AD3 | 1 | 0 |
PHY Address: 0000 |
PHY_AD2 | 1 | 0 | |||
RX_D0 |
PHY_AD1 | 1 | 0 | ||
PHY_AD0 | 1 | 0 | |||
Auto Negotiation | RX_DV/ RX_CTRL | Auto- neg | 3 | 0 | Autoneg Disable=0 |
Modesof Operation |
LED2 |
RGMIIClock Skew TX[1] | 5 | 0 |
RGMIITX Clock Skew is set to 0 ns |
RGMIIClock Skew TX[0] | 5 | 0 | |||
LED_1 |
RGMIIClock Skew TX[2] | 5 | 1 | ||
ANEG_SEL | 1 | 0 | Advertiseability of 10/100/1000 | ||
LED_0 | Mirror Enable | 1 | 0 | Mirror Enable Disabled | |
GPIO_1 |
RGMIIClock Skew RX[2] | 1 | 0 |
RGMIIRX Clock Skew is set to 2 ns |
|
RGMIIClock Skew TX[1] | 1 | 0 | |||
GPIO_0 | RGMIIClock Skew RX[0] | 1 | 0 |