SPRUJ79 November 2024 F29H850TU
ERRORSTS signal is driven from Error Signaling Module (ESM). The ERRORSTS signal is ‘always output’ on a selected GPIO pin and remains high until an error is detected inside the chip. On an error, the ERRORSTS pin goes low (default polarity) until the corresponding internal error status flag for that error source is cleared.
The ERRORSTS pin is tri-stated until the chip power rails ramp up to the lower operational limit. As the ERRORSTS pin is an active-low pin (default polarity), users who care about the state of this pin during power-up can connect an external pull-down on this pin. Polarity of ERRORSTS pin is configurable (default setting is active-low polarity).