SPRUJ79 November 2024 F29H850TU
The peripheral access from any initiators (CPUx and RTDMAx) is managed from FRAMES. All peripherals are mapped across 4 FRAME's such that every peripheral instance is accessed at one of the four memory map addresses as shown in Table 3-4 and Table 3-5. The frame selection configuration mechanism allows non-conflicting Initiator to target accesses complete faster and without arbitration stalls. For example, EPWM1 peripheral instance configurations can be accessed from FRAME0 by CPU1 while EPWM2 peripheral instance configurations be accessed from FRAME1 by CPU3. SSU-APR configuration controls the access from CPU to each FRAME region.
Peripheral Frame | Base Address |
---|---|
Peripheral Frame 0 | 7000_0000 |
Peripheral Frame 1 | 7040_0000 |
Peripheral Frame 2 | 7080_0000 |
Peripheral Frame 3 | 70C0_0000 |
Peripheral Frame | Base Address |
---|---|
Peripheral Frame 0 | 6000_0000 |
Peripheral Frame 1 | 6040_0000 |
Peripheral Frame 2 | 6080_0000 |
Peripheral Frame 3 | 60C0_0000 |