SPRUJA1 October 2023
CPSW_RGMII2 port of the AM62x SIP SoC is connected to DP83867 whose configuration is as given below:
PHYADDR: 00001
Auto_neg: Enabled
ANGsel 10/100/1000
RGMIIClk skew Tx: 2 ns
RGMII Clk skew Rx: 2 ns
The interrupts generated from two CPSW RGMII PHYs are tied together and is connected to EXTINTn pin of AM62x SIP SoC.
LED1 is connected to RJ45 Right LED (Green) to indicate 1000 MHz link.
LED2 is connected to RJ45 Left LED (Yellow) to indicate transmit/receive activity. GPIO_0 is connected to RJ45 Left LED (Green) to indicate 10/100MHz link.
LED Control is achieved through an external MOSFET.