SPRUJA2 November 2023
The default configuration of the DP83867 is determined using several resistor pull-up and pull-down values on specific pins of the PHY. Depending on the values installed, each of the configuration pins can be set to one of four modes. The AM62P SK EVM uses the 48-pin QFN package which supports the RGMII interface.
The DP83867 PHY uses four level configurations based on resistor strapping which generate four distinct voltage ranges. The resistors are connected to the RX data and control pins which are normally driven by the PHY and are inputs to the processor. The voltage range for each mode is shown below:
Mode1 - 0 V to 0.3V
Mode 2 – 0.462V to 0.6303V
Mode3 – 0.7425V to 0.9372V
Mode4 – 2.2902V to 2.9304V
Footprint for both pull-up and pull-down is provided on all the strapping pins except LED_0. LED_0 is for mirror enable, which is set to mode 1 by default, Mode 4 is not applicable, and Mode 2 and Mode 3 option is not desired.