SPRUJB3 March 2024 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
The controller receive mode prevents the processor from refilling the MCSPI_TXi register (minimizing data movement) when only reception is meaningful.
The controller receive mode is programmable per channel (the MCSPI_CHiCONF[13-12] TRM bit field).
The controller receive-only mode enables channel scheduling only on the empty state of the MCSPI_RXi register.
Rule 1 and Rule 3, defined in Section 12.1.3.4.3.2, apply in this mode.
Rule 2, defined in Section 12.1.3.4.3.2, does not apply.
In the controller receive-only mode, software must write dummy data to the MCSPI_TXi register. Only one dummy write is enough to receive any number of words from the peripheral. Software must ensure that the MCSPI_TXi register is always full (the TXi_EMPTY bits of MCSPI_IRQSTATUS) when receiving. The content of the MCSPI_TXi register is always loaded into the shift register when the shift register is assigned. After writing the dummy data to the MCSPI_TXi register, the TXi_EMPTY and TXi_UNDERFLOW bits in the MCSPI_IRQSTATUS register are never set in receive-only mode.
The MCSPI_CHiSTAT[2] EOT bit gives the status of serialization. The RXi_FULL bits of the MCSPI_IRQSTATUS register are set when received data is loaded from the shift register to the corresponding MCSPI_RXi register. The MCSPI_IRQSTATUS[3] RX0_OVERFLOW bit is never set in this mode.