SSZT627 september 2018 ADS8588S , ADS8688 , ISO7741 , ISOW7841 , OPA4197 , SN6505B , TPS65131 , TPS7A39
As energy demand and consumption increase globally and the push for greener energy strengthens, utility companies are changing their strategies. Instead of increasing power generation, they are increasing the efficiency of power transmission and distribution by improving the quality of power delivered to customers, making the power systems fault tolerant while minimizing downtime and reducing operational expenses by extending the service life of the equipment through increased protection, monitoring, control and automation.
Moving from conventional to intelligent substations | |
Learn more about intelligent substations by reading our new white paper, "Moving from conventional to intelligent substations." |
For example, fault-tolerant power systems reduce the available fault current and add intelligence to equipment through sensors and communication that interface to secondary protection equipment. These equipment accurately sense the fault currents and reduce the fault clearing time, enable remote operations that help identify the location of the fault accurately and faster to minimize downtime and reduce service restoration time and introduce redundancy for increased reliability on data analysis to predict and prevent equipment failures early. Primary equipment like power transmission lines, power transformers, circuit breakers and load switches play a critical role in maintaining power system integrity and power supply availability.
High-end secondary equipment used includes protection relay with an AC analog input module and terminal units such as remote terminal units, distribution terminal units, feeder terminal units, and phasor measurement units for protection, monitoring, control, metering and power-quality analysis of primary equipment. Utility companies are also implementing and improving multiple protection algorithms and diagnostic schemes to protect the assets and the grid, and predict failures as early as possible.
Most of the sensors connected provide an analog output proportional to the parameter that it is measuring (voltage, current and/or temperature). In order to acquire the analog outputs from different sensors connected to the primary equipment, there is an increasing need for the expansion of analog input channels on the data acquisition (DAQ) system. DAQ is the process of precisely measuring and processing electrical inputs such as voltage, current, and temperature, with the ability to choose the sampling rate and compute measured parameters in real time using integrated signal processors.
Some of the key requirements for a high-performance DAQ system include:
There are multiple ADC architectures available. The most popular are SAR or delta-sigma, and the interface between the ADCs and the host processor can be parallel or serial. Each host interface approach has its merits. Using a serial interface in a daisy-chain configuration provides the simplest solution, as you can daisy-chain multiple ADCs, but the limitation is reduced throughput. A parallel interface provides a higher throughput, but limits the choice of ADCs, increases cost and board complexity.
Alternatively, you can use multiple Serial Peripheral Interface (SPI) ports with independently controllable chip selects to achieve higher throughput while maintaining flexibility in sampling. The number of SPI ports required increases with the number of interfaced ADCs, which results in increased real-time processing capability requirements. This limits the use of host processors (which have limited SPI ports and real-time processing capabilities). As a result, some designers opt to use a field-programmable gate array (FPGA) with multiple SPI ports for interfacing with the ADC to achieve the required sampling flexibility and data throughput. This architecture requires an additional application processor for the human machine and communication interfaces, however, increasing system cost and complexity.
A 16-bit SAR ADC with integrated peripherals, including a programmable gain amplifier (PGA), an accurate reference, and an SPI serial interface to a host processor with a dual-core programmable real-time unit and industrial communication subsystem (PRU-ICSS) streamlines DAQ system design, as shown in TI’s Flexible Interface (PRU-ICSS) Reference Design for Simultaneous, Coherent DAQ Using Multiple ADCs. The increased integration of functions in the host processor and ADC reduces overall system cost while improving performance and reliability.