Menu
Product
Email
PDF
Order now
TPS65094 PMIC for Intel™ Apollo Lake Platform
SWCS133F
September 2015 – January 2025
TPS65094
PRODUCTION DATA
CONTENTS
SEARCH
TPS65094 PMIC for Intel™ Apollo Lake Platform
1
1
Features
2
Applications
3
Description
4
Device Options
4.1
OTP Comparison
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics: Total Current Consumption
6.6
Electrical Characteristics: Reference and Monitoring System
6.7
Electrical Characteristics: Buck Controllers
6.8
Electrical Characteristics: Synchronous Buck Converters
6.9
Electrical Characteristics: LDOs
6.10
Electrical Characteristics: Load Switches
6.11
Digital Signals: I2C Interface
6.12
Digital Input Signals (LDOLS_EN, SWA1_EN, THERMTRIPB, PMICEN, SLP_S3B, SLP_S4B, SLP_S0B)
6.13
Digital Output Signals (IRQB, RSMRSTB, PCH_PWROK, PROCHOT)
6.14
Timing Requirements
6.15
Switching Characteristics
6.16
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Power Good (PGOOD)
7.3.2
Register Reset Conditions
7.3.3
SMPS Voltage Regulators
7.3.3.1
Controller Overview
7.3.3.2
Converter Overview
7.3.3.3
DVS
7.3.3.4
Current Limit
7.3.4
LDOs and Load Switches
7.3.4.1
VTT LDO
7.3.4.2
LDOA1–LDOA3
7.3.4.3
Load Switches
7.3.5
Power Sequencing and VR Control
7.3.5.1
Cold Boot
7.3.5.2
Cold OFF
7.3.5.3
Connected Standby Entry and Exit
7.3.5.4
S0 to S3 Entry and Exit
7.3.5.5
S0 to S4/5 Entry and Exit
7.3.5.6
Emergency Shutdown
7.4
Device Functional Modes
7.4.1
Off Mode
7.4.2
Standby Mode
7.4.3
Active Mode
7.5
Programming
7.5.1
I2C Interface
7.5.1.1
F/S-Mode Protocol
7.6
Register Maps
7.6.1
55
7.6.2
VENDORID: PMIC Vendor ID Register (offset = 00h) [reset = 0010 0010]
7.6.3
DEVICEID: PMIC Device and Revision ID Register (offset = 01h) [reset = OTP Dependent]
7.6.4
IRQ: PMIC Interrupt Register (offset = 02h) [reset = 0000 0000]
7.6.5
IRQ_MASK: PMIC Interrupt Mask Register (offset = 03h) [reset = 1111 1111]
7.6.6
PMICSTAT: PMIC Status Register (offset = 04h) [reset = 0000 0000]
7.6.7
OFFONSRC: PMIC Power Transition Event Register (offset = 05h) [reset = 0000 0000]
7.6.8
BUCK1CTRL: BUCK1 Control Register (offset = 20h) [reset = 0011 1000]
7.6.9
BUCK2CTRL: BUCK2 Control Register (offset = 21h) [reset = 0000 0000]
7.6.10
BUCK3CTRL: BUCK3 Control Register (offset = 23h) [reset = 0001 0001]
7.6.11
BUCK4CTRL: BUCK4 Control Register (offset = 25h) [reset = OTP Dependent]
7.6.12
BUCK5CTRL: BUCK5 Control Register (offset = 26h) [reset = OTP Dependent]
7.6.13
BUCK6CTRL: BUCK6 Control Register (offset = 27h) [reset = 0011 1101]
7.6.14
DISCHCNT1: Discharge Control1 Register (offset = 40h) [reset = 0101 0101]
7.6.15
DISCHCNT2: Discharge Control2 Register (offset = 41h) [reset = 0101 0101]
7.6.16
DISCHCNT3: Discharge Control3 Register (offset = 42h) [reset = 0000 0101]
7.6.17
POK_DELAY: PCH_PWROK Delay Register (offset = 43h) [reset = 0000 0111]
7.6.18
FORCESHUTDN: Force Emergency Shutdown Control Register (offset = 91h) [reset = 0000 0000]
7.6.19
BUCK4VID: BUCK4 VID Register (offset = 94h) [reset = 0010 1111]
7.6.20
BUCK5VID: BUCK5 VID Register (offset = 96h) [reset = 0100 1011]
7.6.21
BUCK6VID: BUCK6 VID Register (offset = 98h) [reset = OTP Dependent]
7.6.22
LDOA2VID: LDOA2 VID Register (offset = 9Ah) [reset = OTP Dependent]
7.6.23
LDOA3VID: LDOA3 VID Register (offset = 9Bh) [reset = OTP Dependent]
7.6.24
VR_CTRL1: BUCK1-3 Control Register (offset = 9Ch) [reset = OTP Dependent]
7.6.25
VR_CTRL2: VR Enable Register (offset = 9Eh) [reset = 0000 0000]
7.6.26
VR_CTRL3: VR Enable/Disable Register (offset = 9Fh) [reset = OTP Dependent]
7.6.27
GPO_CTRL: GPO Control Register (offset = A1h) [reset = 0010 0000]
7.6.28
PWR_FAULT_MASK1: VR Power Fault Mask1 Register (offset = A2h) [reset = 1100 0000]
7.6.29
PWR_FAULT_MASK2: VR Power Fault Mask2 Register (offset = A3h) [reset = 0011 0111]
7.6.30
DISCHCNT4: Discharge Control4 Register (offset = ADh) [reset = 0110 0001]
7.6.31
LDOA1CTRL: LDOA1 Control Register (offset = AEh) [reset = OTP Dependent]
7.6.32
PG_STATUS1: Power Good Status1 Register (offset = B0h) [reset = 0000 0000]
7.6.33
PG_STATUS2: Power Good Status2 Register (offset = B1h) [reset = 0000 0000]
7.6.33.1
PWR_FAULT_STATUS1: Power Fault Status1 Register (offset = B2h) [reset = 0000 0000]
7.6.33.2
PWR_FAULT_STATUS2: Power Fault Status2 Register (offset = B3h) [reset = 0000 0000]
7.6.34
TEMPHOT: Temperature Hot Status Register (offset = B5h) [reset = 0000 0000]
8
Application and Implementation
8.1
Typical Application
8.1.1
Design Requirements
8.1.2
Detailed Design Procedure
8.1.2.1
Controller Design Procedure
8.1.2.1.1
Selecting the Output Capacitors
8.1.2.1.2
Selecting the Inductor
8.1.2.1.3
Selecting the FETs
8.1.2.1.4
Bootstrap Capacitor
8.1.2.1.5
Selecting the Input Capacitors
8.1.2.1.5.1
Setting the Current Limit
8.1.2.2
Converter Design Procedure
8.1.2.2.1
Selecting the Inductor
8.1.2.2.2
Selecting the Output Capacitors
8.1.2.2.3
Selecting the Input Capacitors
8.1.2.3
LDO Design Procedure
8.1.3
Application Curves
8.2
Specific Application for TPS650944
8.3
Dos and Don'ts
8.4
Power Supply Recommendations
8.5
Layout
8.5.1
Layout Guidelines
8.5.2
Layout Example
9
Device and Documentation Support
9.1
Device Support
9.1.1
Development Support
9.2
Documentation Support
9.2.1
Related Documentation
9.3
Receiving Notification of Documentation Updates
9.4
Support Resources
9.5
Trademarks
9.6
Electrostatic Discharge Caution
9.7
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
IMPORTANT NOTICE
search
No matches found.
Full reading width
Full reading width
Comfortable reading width
Expanded reading width
Card for each section
Card with all content
Data Sheet
TPS65094 PMIC for Intel™ Apollo Lake Platform
1
Features
Wide V
IN
range from 5.6V to 21V
Three variable-output voltage synchronous
Step-down controllers With
D-CAP2™
topology
5A for BUCK1 (VNN), 7A for BUCK6 (VDDQ), and 21A for BUCK2 (VCCGI) using external FETs for typical applications
I
2
C dynamic voltage scaling (DVS) control
(0.5V to 1.45V in 10mV Steps) for BUCK1
and BUCK2
OTP-Programmable default output voltage for BUCK6 (VDDQ)
Three variable-output voltage synchronous
Step-down converters with dcs-control topology
and I
2
C DVS capabilities
V
IN
range from
4.5V
to 5.5V
3A of output current for BUCK3 (VCCRAM)
2A of output current for BUCK4 (V1P8A) and BUCK5 (V1P24A) for typical applications
Three LDO regulators with adjustable output voltage
LDOA1: I
2
C-Selectable output voltage from 1.35V to 3.3V for up to 200mA of output current
LDOA2 and LDOA3: I
2
C-Selectable output voltage from 0.7V to 1.5V for up to 600mA of output current
VTT LDO for
DDR
memory termination
Three load switches with slew rate control
Up to
4
00mA of output current with voltage drop less than 1.5% of nominal input voltage
R
DSON
< 96mΩ at input voltage of 1.8V
I
2
C Interface (device address 0x5E) supports:
Standard mode (100kHz)
Fast mode (400kHz)
Fast mode plus (1MHz)
2
Applications
2-, 3-, or 4-Series cell Li-ion battery-powered products (NVDC or Non-NVDC)
Wall-powered designs, particularly from 12V supply
Tablets,
Ultrabook™
, and notebook computers
Mobile PCs and mobile internet devices