SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
Table 26-190 lists the memory-mapped registers for the RFC_RAT registers. All register offset addresses not listed in Table 26-190 should be considered as reserved locations and the register contents should not be modified.
Offset | Acronym | Register Name | Section |
---|---|---|---|
4h | RATCNT | Radio Timer Counter Value | RATCNT Register (Offset = 4h) [Reset = 00000000h] |
80h | RATCH0VAL | Timer Channel 0 Capture/Compare Register | RATCH0VAL Register (Offset = 80h) [Reset = 00000000h] |
84h | RATCH1VAL | Timer Channel 1 Capture/Compare Register | RATCH1VAL Register (Offset = 84h) [Reset = 00000000h] |
88h | RATCH2VAL | Timer Channel 2 Capture/Compare Register | RATCH2VAL Register (Offset = 88h) [Reset = 00000000h] |
8Ch | RATCH3VAL | Timer Channel 3 Capture/Compare Register | RATCH3VAL Register (Offset = 8Ch) [Reset = 00000000h] |
90h | RATCH4VAL | Timer Channel 4 Capture/Compare Register | RATCH4VAL Register (Offset = 90h) [Reset = 00000000h] |
94h | RATCH5VAL | Timer Channel 5 Capture/Compare Register | RATCH5VAL Register (Offset = 94h) [Reset = 00000000h] |
98h | RATCH6VAL | Timer Channel 6 Capture/Compare Register | RATCH6VAL Register (Offset = 98h) [Reset = 00000000h] |
9Ch | RATCH7VAL | Timer Channel 7 Capture/Compare Register | RATCH7VAL Register (Offset = 9Ch) [Reset = 00000000h] |
Complex bit access types are encoded to fit into small table cells. Table 26-191 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
Write Type | ||
W | W | Write |
Reset or Default Value | ||
-n | Value after reset or the default value |
RATCNT is shown in Figure 26-12 and described in Table 26-192.
Return to the Summary Table.
Radio Timer Counter Value
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CNT | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | CNT | R/W | 0h | Counter value. This is not writable while radio timer counter is enabled. |
RATCH0VAL is shown in Figure 26-13 and described in Table 26-193.
Return to the Summary Table.
Timer Channel 0 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH1VAL is shown in Figure 26-14 and described in Table 26-194.
Return to the Summary Table.
Timer Channel 1 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH2VAL is shown in Figure 26-15 and described in Table 26-195.
Return to the Summary Table.
Timer Channel 2 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH3VAL is shown in Figure 26-16 and described in Table 26-196.
Return to the Summary Table.
Timer Channel 3 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH4VAL is shown in Figure 26-17 and described in Table 26-197.
Return to the Summary Table.
Timer Channel 4 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH5VAL is shown in Figure 26-18 and described in Table 26-198.
Return to the Summary Table.
Timer Channel 5 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH6VAL is shown in Figure 26-19 and described in Table 26-199.
Return to the Summary Table.
Timer Channel 6 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |
RATCH7VAL is shown in Figure 26-20 and described in Table 26-200.
Return to the Summary Table.
Timer Channel 7 Capture/Compare Register
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VAL | |||||||||||||||||||||||||||||||
R/W-0h | |||||||||||||||||||||||||||||||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | VAL | R/W | 0h | Capture/compare value. Only writable when the channel is configured for compare mode. In compare mode, a write to this register will auto-arm the channel. |