SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
I2S is a dual-phase format with a 50% WCLK duty cycle and the start of an MSB of each sample word aligned with each edge of WCLK + one BCLK period. For any given frame, the left channel is transferred first when WCLK is low, and the right channel is transferred next when WCLK is high. Figure 25-2 shows the I2S serial format.
Data is sampled on the rising edge of BCLK and updated on the falling edge of BCLK.
The I2S format is unique in the sense that the CC13x2 and CC26x2 device platform can automatically detect the number of BCLK periods per WCLK period. Therefore, I2S supports any BCLK rate from an external audio clock source and also variable sample word length: