SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
The user must control the transition manually if the setup phase requires more than 16 sample clock periods to charge the S-H capacitor to the target value. Configure the manual phase control as follows:
The user must update AUX_ANAIF:DACSMPLCFG1.HOLD_INTERVAL when the S-H capacitor target voltage has been reached.
Alternatively, the user can utilize the AUX_EVCTL:EVSTAT3.AUX_DAC_HOLD_ACTIVE and restart sample clock generation in a loop. This approach does not require any other hardware resources.