SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
Table 14-3 lists the different PORTID signals.
ID | Port Name | Port Description | ID | Port Name | Port Description | |
---|---|---|---|---|---|---|
0 | GPIO | Default GPIO usage | 27 | PORT_EVENT4 | General-purpose I/O event 4 | |
1–6 | Reserved | 28 | PORT_EVENT5 | General-purpose I/O event 5 | ||
7 | AON_CLK32K | AON 32 kHz clock pin | 29 | PORT_EVENT6 | General-purpose I/O event 6 | |
8 | AUX Domain_IO | AUX Domain I/O pin | 30 | PORT_EVENT7 | General-purpose I/O event 7 | |
9 | SSI0_RX | SSI 0 RX pin | 31 | Reserved | ||
10 | SSI0_TX | SSI 0 TX pin | 32 | CPU_SWV | CPU SWV | |
11 | SSI0_FSS | SSI 0 FSS pin | 33 | SSI1_RX | SSI 1 RX pin | |
12 | SSI0_CLK | SSI 0 CLK pin | 34 | SSI1_TX | SSI 1 TX pin | |
13 | I2C_MSSDA | I2C data | 35 | SSI1_FSS | SSI 1 FSS pin | |
14 | I2C_MSSCL | I2C clock | 36 | SSI1_CLK | SSI 1 CLK pin | |
15 | UART0_RX | UART 0 RX pin | 37 | I2S_AD0 | I2S data 0 pin | |
16 | UART0_TX | UART 0 TX pin | 38 | I2S_AD1 | I2S data 1 pin | |
17 | UART0_CTS | UART 0 CTS pin | 39 | I2S_WCLK | I2S WCLK pin | |
18 | UART0_RTS | UART 0 RTS pin | 40 | I2S_BCLK | I2S BCLK pin | |
19 | UART1_RX | UART 1 RX pin | 41 | I2S_MCLK | I2S MCLK pin | |
20 | UART1_TX | UART 1 TX pin | 42–45 | Reserved | ||
21 | UART1_CTS | UART 1 CTS pin | 46 | RF Core internal signal | ||
22 | UART1_RTS | UART 1 RTS pin | 47 | RFC_GPO0 | RF Core general-purpose output 0 | |
23 | PORT_EVENT0 | General-purpose I/O event 0 | 48 | RFC_GPO1 | RF Core general-purpose output 1 | |
24 | PORT_EVENT1 | General-purpose I/O event 1 | 49 | RFC_GPO2 | RF Core general-purpose output 2 | |
25 | PORT_EVENT2 | General-purpose I/O event 2 | 50 | RFC_GPO3 | RF Core general-purpose output 3 | |
26 | PORT_EVENT3 | General-purpose I/O event 3 | 51–56 | RF Core internal signals |