SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
The PRCM:RFCBITS register aggregates control information to be evaluated by the CPE at boot. The features can be enabled/disabled individually by setting the corresponding bit, and help to automate the most commonly used functionalities, see Table 26-1.
Bit Index | Value | Description |
---|---|---|
0 | 1 | Special boot sequence |
1..2 | 0 | Boot options |
3 | x | If 1, force on all clocks that are enabled at boot time |
4 | x | If 1, request system bus immediately |
5 | x | If 1, start radio timer immediately |
6 | x | If 1, disable pointer checks immediately |
7 | x | If 1, assume the RF core retention RAM is initialized |
8..11 | x | Reserved |
12 | x | If 1, enable interrupts Command_Started and FG_Command_Started to be generated (PG2.0 only) |
13..28 | 0 | Reserved |
29..31 | 7 | Special boot option |