SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
The SCE clock source gets emulated when it equals SCLK_MF or SCLK_LF and the MCU domain is active. Clock emulation results in SCE clock period jitter:
The instant SCE clock period jitter equals ±2 SCLK_HF periods.
The instant SCE clock period jitter is 2 SCLK_HF periods. A single SCE clock period increases or decreases by 6 to 8 SCLK_HF periods when emulation starts or ends.
Clock emulation has the following implications: