SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
The radio CPU has 32 software interrupt sources that generate the RFCPE0 and RFCPE1 interrupts in the system CPU. An interrupt flag register can tell which software interrupt is raised, and the interrupts are enabled individually. In addition, the RFCMDACK interrupt is raised automatically when CMDSTA is updated.
Some software-defined interrupts have a common meaning across all commands; the details of each of the other interrupts are defined for each protocol that uses a particular interrupt. Some interrupts are used in only one protocol, while others are used in several protocols. The interrupts are listed in the description of the RFCPEIFG register (see Section 26.11.2).