SWCU185G January 2018 – June 2024 CC1312PSIP , CC1312R , CC1352P , CC1352R , CC2642R , CC2642R-Q1 , CC2652P , CC2652PSIP , CC2652R , CC2652RB , CC2652RSIP , CC2662R-Q1
Table 20-19 lists the digital peripherals in the AUX domain together with respective operational rates and address space. For a description about operational rates, see Section 20.2.
Digital Peripheral | Operational Clock Rate(1) | ||
---|---|---|---|
AUX Bus Rate | AUX SCE Rate | AUX Timer2 Rate | |
AUX_SPIM | (X) | X | |
AUX_TIMER2 | X | ||
AUX_TDC | X | ||
AUX_TIMER01 | (X) | X | |
AUX_SMPH | X | ||
AUX_AIODIO0 | X | ||
AUX_AIODIO1 | X | ||
AUX_AIODIO2 | X | ||
AUX_AIODIO3 | X | ||
AUX_DDI0_OSC | X |
The Sensor Controller and the System CPU can share digital peripherals in the AUX domain. If this is required, it is recommended to use the hardware semaphores in SMPH to arbitrate access to the peripheral. For the same reason it is recommended that the System CPU and the Sensor Controller leaves the peripherals in reset state after usage. Table 20-21 lists how TI software assigns resources to the semaphores.