SWCU191 February 2022 CC1311P3 , CC1311R3 , CC2651P3 , CC2651R3 , CC2651R3SIPA
Table 20-16 summarizes the event signals. For detailed event description, see the AUX_EVCTL:EVSTAT0 through AUX_EVCTL:EVSTAT3 registers in Section 20.6.3.
Index | Asynchronous Event Bus(1)(2) | Synchronous Event Bus(3)(4)(5) | ||
---|---|---|---|---|
Origin | Signal | SCE Rate | Bus Rate | |
[0:31] | DIO | AUXIO[0:31] | X | |
32 | AUX | MANUAL_EV | X | |
33 | System | AON_RTC_CH2 | X | |
34 | AON_RTC_CH2_DLY | X | ||
35 | AON_RTC_4KHZ | X | ||
38 | SCLK_LF | X | ||
39 | PWR_DWN | X | ||
40 | MCU_ACTIVE | X | ||
41 | VDDR_RECHARGE | X | ||
42 | ACLK_REF | X | ||
43 | MCU_EV | X | ||
44 | MCU_OBSMUX0 | X | ||
45 | MCU_OBSMUX1 | X | ||
46 | AUX | AUX_COMPA | X | (X) |
47 | AUX_COMPB 6 | X | (X) | |
53 | AUX | AUX_TIMER1_EV | X | (X) |
54 | AUX_TIMER0_EV | X | (X) | |
55 | AUX_TDC_DONE | X | ||
56 |
AUX_ISRC_RESET_N 6 |
X |
||
57 | AUX_ADC_DONE | X | ||
58 | AUX_ADC_IRQ | X | ||
59 | AUX_ADC_FIFO_ALMOST_FULL | X | ||
60 | AUX_ADC_FIFO_NOT_EMPTY | X | ||
61 |
AUX_SMPH_AUTOTAKE_DONE |
X |
||
62 | DAC_HOLD_ACTIVE | X | (X) |
The update rate is determined by either event synchronization or the operational rate of the synchronous peripheral that generates it.
Table 20-16 shows the following:
Because of synchronization there will always be a time delay between the asynchronous and the synchronous version of an event of asynchronous origin. The System CPU may require minimum synchronization latency, in which case the synchronization must happen at bus clock rate.