SWCU191 February 2022 CC1311P3 , CC1311R3 , CC2651P3 , CC2651R3 , CC2651R3SIPA
The user must control the transition manually if the setup phase requires more than 16 sample clock periods to charge the S-H capacitor to the target value. Configure the manual phase control as follows:
The user must update AUX_ANAIF:DACSMPLCFG1.HOLD_INTERVAL when the S-H capacitor target voltage has been reached.
Alternatively, the user can utilize the AUX_EVCTL:EVSTAT3.AUX_DAC_HOLD_ACTIVE and restart sample clock generation in a loop. This approach does not require any other hardware resources.