SWRA689 February 2022 AWR6843 , AWR6843AOP , IWR6843 , IWR6843AOP
The functional differences between analog and digital domain components can be mostly attributed to switching time. The digital clocking peripherals can be gated and ungated on the order of a few microseconds and can be implemented for use in a runtime scheme, whereas the analog peripherals require on the order of a few milliseconds in order to realize complete power switching. This makes the analog domain components most suitable for when device operation is not needed for a longer time.
The compromises in device functionality from using each of the power components are described below.
Component | Domain | Software Library | Functionality |
---|---|---|---|
DSP shutdown | Digital | Low Pow Lib | No DSP functionality due to shutdown of DSP Specific Power Domain. Full device reset is required for to enable DSP power domain. |
DSS_CLK gate | Digital | Low Pow Lib | No DSP functionality for duration of clock gating. Functionality can be resumed by ungating DSP_CLK to 600 MHz. |
MSS_VCLK gate | Digital | Low Pow Lib | No Cortex CR4F functionality. Functionality can be resumed by ungating MSS_VCLK to 200 MHz. Exception is for CAN_FD and QSPI peripherals which run on lower clock frequency. |
BSS_CLK gate | Digital | SDK | No active chirping functionality of any kind. Functionality can be resumed by ungating BSS_CLK to 200 MHz. |
RF power down | Analog | DFP | No active chirping functionality of any kind. Functionality can be restored with DFP API. |
APLL power down | Analog | DFP | No active chirping functionality of any kind. Functionality can be restored with DFP API. |
APLL/GPADC power down | Analog | DFP | No active chirping functionality of any kind. Functionality can be restored with DFP API. |