SWRA689 February 2022 AWR6843 , AWR6843AOP , IWR6843 , IWR6843AOP
Condition: When in idle time either in-frame when active time and processing has completed, or in between frames.
Action: MCU VCLK can be reduced from 200 MHz to 40 MHz. Other peripherals dependent on the MCU clock and needing to be run in this time period will need to be checked for timing as well as any OS dependent timer.