SWRA689
February 2022
AWR6843
,
AWR6843AOP
,
IWR6843
,
IWR6843AOP
Trademarks
1
Introduction
2
Radar System Overview
2.1
Architecture Overview
2.2
Equipment for Evaluation
2.2.1
Hardware
2.2.2
Software
2.3
Radar Measurement Cycle
3
Active Mode Optimizations
3.1
Acquisition Period Overview
3.2
Acquisition Period Optimization Parameters
3.3
Acquisition Period Optimization Tradeoffs
3.4
Acquisition Period Optimization Implementation
3.4.1
Single Chirp Duration
3.4.2
Number of Chirps
3.4.3
Number of Tx Antennas
4
Idle Mode Optimizations
4.1
Inter-Frame Period Overview
4.2
Idle Mode Techniques
4.2.1
Power Domain Components
4.2.1.1
DSP Power Domain Shutdown
4.2.2
Digital Domain Components
4.2.2.1
DSS Clock Gating (DSP Subsystem)
4.2.2.2
MSS VCLK to 40 MHz (Master Subsystem)
4.2.2.3
BSS Clock Gating (Radar Subsystem - BIST)
4.2.3
Analog Domain Components
4.2.3.1
RF Power Down (Radar Subsystem - Analog Front End)
4.2.3.2
APLL Power Down (Radar Subsystem - APLL)
4.2.4
Component Summary
4.3
Idle Mode Implementation
4.3.1
Idle Power CLI Configuration in 68xx Low-Power Demo
4.3.2
Example Invoking Idle Mode
4.3.2.1
Nominal Power Down Scheme
4.3.2.2
Full Power Down Scheme
4.3.2.3
Fast Power Down Scheme (Clock Gates Only)
5
Power Measurement Methods and Results
5.1
Power Measurement Method
5.2
Idle Mode Power Measurements
5.2.1
Nominal Power Down Scheme Measurements
5.2.2
Full Power Down Scheme Measurements
5.2.3
Fast Power Down Scheme Measurements
6
References
4.2.3
Analog Domain Components
Figure 4-3
Analog Domain Components