SWRS304A October 2024 – December 2024 CC2745P10-Q1 , CC2745R10-Q1
PRODUCTION DATA
The CC27xx devices also integrates LAES, an AES-128 cryptography hardware accelerator (outside the HSM), to support latency critical link-layer encryption/decryption operations prescribed by the wireless protocols. It also has the benefit of being lower power and improves availability and responsiveness of the system because the cryptography operations run in a background hardware thread. The AES hardware accelerator supports the following block cipher modes and message authentication codes: