TIDUD61E October 2020 – April 2021
In this build the board is excited in open loop fashion with a fixed duty cycle for inverter mode operation. The duty cycle is controlled with dutyPU_DC variable. The test procedure is similar to Lab 1. The software structure for this build is the same as the one in Lab 1 shown in Figure 3-9. It should be noted that HW setup for Lab 5 is different from Lab 1. In this build, dc power supply has to be connected to J104 and the resistive load has to be moved to J100.