TIDUET7G September 2019 – October 2023
For f28004x and f28002x based solutions, no extra hardware is required to conduct PFC + LLC two-stage test. To test the f28003x-based solution, two FSI adapter boards (TMDSFSIADAPEVM) are required as shown in Figure 3-31. The TMDSFSIADAPEVM is an evaluation board that assists in understanding the functionality of the FSI communications peripheral of the C2000. Two FSI adapter boards are connected to the J1 header in f28003x controlCARDs through the ribbon cable. Due to the limited space, one or two extra connectors are possibly needed in Figure 3-32.
Each FSI core has three signals associated with it: one clock and two data signals. Data is always transmitted or received with the most significant bit of each frame field being first. If multi-lane transmissions are not used, the TXD1 and RXD1 signals can be left unconnected and their GPIOs repurposed for other application needs. In the TIDA-010062, only TXD0 and RXD0 signals are used.
The FSI clock is set to 50 MHz for f28004x and f28002x, and it is set to 60 MHz for f28003x. Customers have the options to lower the clock speed if the noise is significant and impacts the FSI connection.