TIDUFA8 November 2024
This section elaborates on testing of the reference design and procedures involved in connecting the reference design with host PC.
Pin No. | Pin name | Functionality |
---|---|---|
1 | VCC_5V | 5V power supply |
2 | SPI_MISO_REG_MODE | SPI MISO signal |
3 | RS232_TX | UART B (RS232) Tx |
4 | GPIO_2 | GPIO |
5 | SPI_CS_I2C_SDA | SPI chip select/SDA of I2C |
6 | TDO_SOP0 | SOP0 control |
7 | SPI_CLK_I2C_SCL | SPI clock/SCL of I2C |
8 | SPI_MOSI | SPI MISO signal |
9 | RS232_RX | UART B (RS232) Rx |
10 | RADAR_NRST | NRESET control pin |
11 | GPIO_5 | GPIO |
12 | GND | Ground |
Along with the power supply and communication interfaces, special care needs to be taken so that the SOP0 is properly asserted (logic 0 for flashing mode, logic 1 (on board pull up) for functional mode) and NRESET is asserted after the power and SOP lines are stable before initiating radar operations.