TIDUFA8 November 2024
The IWRL6432 uses three on-chip 1.2V LDOs, in the BOM optimized topology, to supply the Digital blocks, SRAM, and RF sections. The 1.2V LDOs use external 1.8V as input. These LDOs are high bandwidth LDOs and require special care to control the output path parasitic elements to make sure the stability of the respective systems. The details regarding this are discussed in Section 3.5.
The following chirp configuration have been used to capture the waveforms.