• Menu
  • Product
  • Email
  • PDF
  • Order now
  • TLV320ADC5120 2-Channel, 768-kHz, Burr-BrownTM Audio ADC

    • SBASA58A December   2020  – June 2021 TLV320ADC5120

      PRODUCTION DATA  

  • CONTENTS
  • SEARCH
  • TLV320ADC5120 2-Channel, 768-kHz, Burr-BrownTM Audio ADC
  1. 1 Features
  2. 2 Applications
  3. 3 Description
  4. 4 Revision History
  5. 5 Device Comparison Table
  6. 6 Pin Configuration and Functions
  7. 7 Specifications
    1. 7.1  Absolute Maximum Ratings
    2. 7.2  ESD Ratings
    3. 7.3  Recommended Operating Conditions
    4. 7.4  Thermal Information
    5. 7.5  Electrical Characteristics
    6. 7.6  Timing Requirements: I2C Interface
    7. 7.7  Switching Characteristics: I2C Interface
    8. 7.8  Timing Requirements: TDM, I2S or LJ Interface
    9. 7.9  Switching Characteristics: TDM, I2S or LJ Interface
    10. 7.10 Timing Requirements: PDM Digital Microphone Interface
    11. 7.11 Switching Characteristics: PDM Digital Microphone Interface
    12. 7.12 Timing Diagrams
    13. 7.13 Typical Characteristics
  8. 8 Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Serial Interfaces
        1. 8.3.1.1 Control Serial Interfaces
        2. 8.3.1.2 Audio Serial Interfaces
          1. 8.3.1.2.1 Time Division Multiplexed Audio (TDM) Interface
          2. 8.3.1.2.2 Inter IC Sound (I2S) Interface
          3. 8.3.1.2.3 Left-Justified (LJ) Interface
        3. 8.3.1.3 Using Multiple Devices With Shared Buses
      2. 8.3.2  Phase-Locked Loop (PLL) and Clock Generation
      3. 8.3.3  Input Channel Configurations
      4. 8.3.4  Reference Voltage
      5. 8.3.5  Programmable Microphone Bias
      6. 8.3.6  Signal-Chain Processing
        1. 8.3.6.1 Programmable Channel Gain and Digital Volume Control
        2. 8.3.6.2 Programmable Channel Gain Calibration
        3. 8.3.6.3 Programmable Channel Phase Calibration
        4. 8.3.6.4 Programmable Digital High-Pass Filter
        5. 8.3.6.5 Programmable Digital Biquad Filters
        6. 8.3.6.6 Programmable Channel Summer and Digital Mixer
        7. 8.3.6.7 Configurable Digital Decimation Filters
          1. 8.3.6.7.1 Linear Phase Filters
            1. 8.3.6.7.1.1 Sampling Rate: 7.35 kHz to 8 kHz
            2. 8.3.6.7.1.2 Sampling Rate: 14.7 kHz to 16 kHz
            3. 8.3.6.7.1.3 Sampling Rate: 22.05 kHz to 24 kHz
            4. 8.3.6.7.1.4 Sampling Rate: 29.4 kHz to 32 kHz
            5. 8.3.6.7.1.5 Sampling Rate: 44.1 kHz to 48 kHz
            6. 8.3.6.7.1.6 Sampling Rate: 88.2 kHz to 96 kHz
            7. 8.3.6.7.1.7 Sampling Rate: 176.4 kHz to 192 kHz
            8. 8.3.6.7.1.8 Sampling Rate: 352.8 kHz to 384 kHz
            9. 8.3.6.7.1.9 Sampling Rate: 705.6 kHz to 768 kHz
          2. 8.3.6.7.2 Low-Latency Filters
            1. 8.3.6.7.2.1 Sampling Rate: 14.7 kHz to 16 kHz
            2. 8.3.6.7.2.2 Sampling Rate: 22.05 kHz to 24 kHz
            3. 8.3.6.7.2.3 Sampling Rate: 29.4 kHz to 32 kHz
            4. 8.3.6.7.2.4 Sampling Rate: 44.1 kHz to 48 kHz
            5. 8.3.6.7.2.5 Sampling Rate: 88.2 kHz to 96 kHz
            6. 8.3.6.7.2.6 Sampling Rate: 176.4 kHz to 192 kHz
          3. 8.3.6.7.3 Ultra-Low Latency Filters
            1. 8.3.6.7.3.1 Sampling Rate: 14.7 kHz to 16 kHz
            2. 8.3.6.7.3.2 Sampling Rate: 22.05 kHz to 24 kHz
            3. 8.3.6.7.3.3 Sampling Rate: 29.4 kHz to 32 kHz
            4. 8.3.6.7.3.4 Sampling Rate: 44.1 kHz to 48 kHz
            5. 8.3.6.7.3.5 Sampling Rate: 88.2 kHz to 96 kHz
            6. 8.3.6.7.3.6 Sampling Rate: 176.4 kHz to 192 kHz
            7. 8.3.6.7.3.7 Sampling Rate: 352.8 kHz to 384 kHz
      7. 8.3.7  Dynamic Range Enhancer (DRE)
      8. 8.3.8  Dynamic Range Compressor (DRC)
      9. 8.3.9  Automatic Gain Controller (AGC)
      10. 8.3.10 Voice Activity Detection (VAD)
      11. 8.3.11 Digital PDM Microphone Record Channel
      12. 8.3.12 Interrupts, Status, and Digital I/O Pin Multiplexing
    4. 8.4 Device Functional Modes
      1. 8.4.1 Sleep Mode or Software Shutdown
      2. 8.4.2 Active Mode
      3. 8.4.3 Software Reset
    5. 8.5 Programming
      1. 8.5.1 Control Serial Interfaces
        1. 8.5.1.1 I2C Control Interface
          1. 8.5.1.1.1 General I2C Operation
          2. 8.5.1.1.2 I2C Single-Byte and Multiple-Byte Transfers
            1. 8.5.1.1.2.1 I2C Single-Byte Write
            2. 8.5.1.1.2.2 I2C Multiple-Byte Write
            3. 8.5.1.1.2.3 I2C Single-Byte Read
            4. 8.5.1.1.2.4 I2C Multiple-Byte Read
    6. 8.6 Register Maps
      1. 8.6.1 Device Configuration Registers
        1. 8.6.1.1 TLV320ADC5120 Access Codes
      2. 8.6.2 Page 0 Registers
      3. 8.6.3 Page 1 Registers
      4. 8.6.4 Programmable Coefficient Registers
        1. 8.6.4.1 Programmable Coefficient Registers: Page 2
        2. 8.6.4.2 Programmable Coefficient Registers: Page 3
        3. 8.6.4.3 Programmable Coefficient Registers: Page 4
  9. 9 Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Two-Channel Analog Microphone Recording
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1 Example Device Register Configuration Script for EVM Setup
        3. 9.2.1.3 Application Curves
      2. 9.2.2 Four-Channel Digital PDM Microphone Recording
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
          1. 9.2.2.2.1 Example Device Register Configuration Script for EVM Setup
    3. 9.3 What to Do and What Not to Do
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Receiving Notification of Documentation Updates
    3. 12.3 Support Resources
    4. 12.4 Trademarks
    5. 12.5 Electrostatic Discharge Caution
    6. 12.6 Glossary
  13. 13Mechanical, Packaging, and Orderable Information
  14. IMPORTANT NOTICE
search No matches found.
  • Full reading width
    • Full reading width
    • Comfortable reading width
    • Expanded reading width
  • Card for each section
  • Card with all content

 

DATA SHEET

TLV320ADC5120 2-Channel, 768-kHz, Burr-BrownTM Audio ADC

1 Features

  • Multichannel high-performance ADC:
    • 2-channel analog microphones or line-in
    • 4-channel digital PDM microphones
    • Up to 2 analog and up to 2 digital microphone channels
  • ADC line and microphone differential input performance:
    • Dynamic range (DR):
      • 120-dB, dynamic range enhancer (DRE) enabled
      • 108-dB, DRE disabled
    • THD+N: –95 dB
  • ADC channel summing mode, DR performance:
    • 111-dB, DRE disabled, 2-channel summing
  • ADC input voltage:
    • Differential, 2-VRMS full-scale inputs
    • Single-ended, 1-VRMS full-scale inputs
  • ADC sample rate (fS) = 8 kHz to 768 kHz
  • Programmable channel settings:
    • Channel gain: 0 dB to 42 dB, 0.5-dB steps
    • Digital volume control: –100 dB to 27 dB
    • Gain calibration with 0.1-dB resolution
    • Phase calibration with 163-ns resolution
  • Programmable microphone bias or supply voltage generation
  • Low-latency signal processing filter selection
  • Programmable HPF and biquad digital filters
  • Automatic gain controller (AGC)
  • Voice activity detection (VAD)
  • I2C control interface
  • Integrated high-performance audio PLL
  • Automatic clock divider setting configurations
  • Audio serial data interface:
    • Format: TDM, I2S, or left-justified (LJ)
    • Word length: 16 bits, 20 bits, 24 bits, or 32 bits
    • Master or slave interface
  • Single-supply operation: 3.3 V or 1.8 V
  • I/O-supply operation: 3.3 V or 1.8 V
  • Power consumption for 1.8-V AVDD supply:
    • 9.5 mW/channel at 48-kHz sample rate

2 Applications

  • Smart speakers
  • IP network cameras
  • Professional microphones and wireless systems
  • Video conference systems

3 Description

The TLV320ADC5120 is a Burr-Brown™ high-performance, audio analog-to-digital converter (ADC) that supports simultaneous sampling of up to two analog channels or four digital channels for the pulse density modulation (PDM) microphone input. The device supports line and microphone inputs, and allows for both single-ended and differential input configurations. The device integrates programmable channel gain, digital volume control, a programmable microphone bias voltage, a phase-locked loop (PLL), a programmable high-pass filter (HPF), biquad filters, low-latency filter modes, and allows for sample rates up to 768 kHz, and allows for sample rates up to 192 kHz. The device supports time-division multiplexing (TDM), I2S, or left-justified (LJ) audio formats, and can be controlled with the I2C interface. These integrated high-performance features, along with the ability to be powered from a single-supply of 3.3 V or 1.8 V, make the device an excellent choice for space-constrained audio systems in far-field microphone recording applications.

The TLV320ADC5120 is specified from –40°C to +125°C, and is offered in a 20-pin WQFN package.

Device Information(1)
PART NUMBER PACKAGE BODY SIZE (NOM)
TLV320ADC5120 WQFN (20) 3.00 mm × 3.00 mm with 0.5-mm pitch
(1) For all available packages, see the package option addendum at the end of the data sheet.
GUID-39DB2572-2AE3-43FF-ABFF-2D22952D2F8E-low.gif Simplified Block Diagram

4 Revision History

Changes from Revision * (December 2020) to Revision A (June 2021)

  • Changed document status from advance information to production dataGo

5 Device Comparison Table

FEATURE PCM1821 PCM1820 TLV320ADC3120 TLV320ADC5120 TLV320ADC6120
Control interface Pin control I2C
Digital audio serial interface TDM or I2S TDM or I2S or left-justified (LJ)
Audio analog channel 2 2 2 2 2
Digital microphone channel Not available (N/A) Not available (N/A) 4 4 4
Programmable MICBIAS voltage Not available (N/A) Not available (N/A) Yes Yes Yes
Dynamic range (DRE disabled) 106 dB 113 dB 106 dB 108 dB 113 dB
Dynamic range (DRE enabled) Not available (N/A) 123 dB Not available (N/A) 120 dB 123 dB
ADC SNR with DRE Not available (N/A) 123 dB Not available (N/A) 120 dB 123 dB
Input impedance 10 kΩ 2.5 kΩ 2.5 kΩ, 10 kΩ, 20 kΩ
Compatibility Pin-to-pin, package, drop-in replacements of each other Pin-to-pin, package, and control registers compatible; drop-in replacements of each other
Package WQFN (RTE), 20-pin, 3.00 mm × 3.00 mm (0.5-mm pitch)

 

Texas Instruments

© Copyright 1995-2025 Texas Instruments Incorporated. All rights reserved.
Submit documentation feedback | IMPORTANT NOTICE | Trademarks | Privacy policy | Cookie policy | Terms of use | Terms of sale