The TAS5733L device is an efficient, digital-input audio amplifier for driving stereo speakers configured as a bridge tied load (BTL). In parallel bridge tied load (PBTL) in can produce higher power by driving the parallel outputs into a single lower impedance load. One serial data input allows processing of up to two discrete audio channels and seamless integration to most digital audio processors and MPEG decoders. The device accepts a wide range of input data and data rates. A fully programmable data path routes these channels to the internal speaker drivers.
The TAS5733L device is a slave-only device receiving all clocks from external sources. The TAS5733L device operates with a PWM carrier between a 384-kHz switching rate and a 288-kHz switching rate, depending on the input sample rate. Oversampling combined with a fourth-order noise shaper provides a flat noise floor and excellent dynamic range from 20 Hz to 20 kHz.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
TAS5733L | HTSSOP (48) | 12.50 mm × 6.10 mm |
Changes from * Revision (March 2016) to A Revision
PIN | TYPE(2) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
ADR/FAULT | 19 | DI/DO | Dual function terminal which sets the LSB of the I²C Address to 0 if pulled to GND, 1 if pulled to AVDD. Also, if configured to be a fault output by the methods described in the Fault Indication section, this terminal will be pulled low when an internal fault occurs. |
AGND | 35 | P | Ground reference for analog circuitry (NOTE: This terminal should be connected to the system ground) |
AMP_OUT_A | 6 | AO | Speaker amplifier outputs |
AMP_OUT_B | 2 | ||
3 | |||
AMP_OUT_C | 46 | ||
47 | |||
AMP_OUT_D | 43 | ||
AVDD | 18 | P | Power supply for internal analog circuitry |
AVDD_REF | 17 | P | Internal power supply (NOTE: This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |
AVDD_REG | 38 | P | Voltage regulator derived from AVDD supply (NOTE: This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |
BSTRP_A | 9 | P | Connection points to for the bootstrap capacitors, which are used to create a power supply for the gate drive for the high-side device |
BSTRP_B | 1 | ||
BSTRP_C | 48 | ||
BSTRP_D | 40 | ||
DGND | 34 | P | Ground reference for digital circuitry (NOTE: This terminal should be connected to the system ground) |
DVDD | 33 | P | Power supply for the internal digital circuitry |
DVDD_REG | 23 | P | Voltage regulator derived from DVDD supply (NOTE: This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |
GVDD_REG | 39 | P | Voltage regulator derived from PVDD supply (NOTE: This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |
LRCLK | 25 | DI | Word select clock for the digital signal that is active on the input data line of the serial port |
MCLK | 20 | DI | Master clock used for internal clock tree and sub-circuit/state machine clocking |
NC(1) | 12 | P | Not connected inside the device (all "no connect" terminals should be connected to system ground) |
13 | |||
30 | |||
36 | |||
37 | |||
OSC_GND | 22 | P | Ground reference for oscillator circuitry (NOTE: These terminals should be connected to the system ground) |
OSC_RES | 21 | AO | Connection point for precision resistor used by internal oscillator circuit. Details for this resistor are shown in the Typical Applications section |
PBTL | 11 | DI | Places the power stage in BTL mode when pulled low, or in PBTL mode when pulled high |
PDN | 24 | DI | Places the device in power down when pulled low |
PGND | 4 | — | Ground reference for power device circuitry (NOTE: This terminal should be connected to the system ground) |
5 | |||
44 | |||
45 | |||
PLL_FLTM | 15 | AO | Negative connection point for the PLL loop filter components |
PLL_FLTP | 16 | AO | Positive connection point for the PLL loop filter components |
PLL_GND | 14 | P | Ground reference for PLL circuitry (NOTE: This terminal should be connected to the system ground) |
PVDD | 7 | P | Power supply for internal power circuitry |
8 | |||
41 | |||
42 | |||
RST | 31 | DI | Places the devices in reset when pulled low |
SCL | 29 | DI | I²C serial control port clock |
SCLK | 26 | DI | Bit clock for the digital signal that is active on the input data line of the serial data port |
SDA | 28 | DI/DO | I²C serial control port data |
SDIN | 27 | DI | Data line to the serial data port |
SSTIMER | 10 | AO | Connection point for the capacitor that is used by the ramp timing circuit, as described in the SSTIMER Pin Functionality section |
TEST | 32 | — | Used by TI for testing during device production (NOTE: This terminal should be connected to system ground) |
PowerPAD | — | P | Exposed metal pad on the underside of the device, which serves as an electrical connection point for ground as well as a heat conduction path from the device into the board (NOTE: This terminal should be connected to ground through a land pattern defined in the Mechanical Data section) |
VALUE | UNIT | ||
---|---|---|---|
Supply voltage | DVDD, AVDD | –0.3 to 3.6 | V |
PVDD | –0.3 to 20 | ||
Input voltage | 3.3-V digital input | –0.5 to DVDD + 0.5 | V |
5-V tolerant(2) digital input (except MCLK) | –0.5 to DVDD + 2.5(4) | ||
5-V tolerant MCLK input | –0.5 to AVDD + 2.5(4) | ||
AMP_OUT_x to GND | 22(3) | V | |
BSTRP_x to GND | 29(3) | V | |
Operating free-air temperature | 0 to 85 | °C | |
Storage temperature range, Tstg | –40 to 125 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±4000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±1500 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
DVDD, AVDD | Digital, analog supply voltage | 3 | 3.3 | 3.6 | V | |
PVDD | Output power devices supply voltage | 8 | 16.5(1)(2) | V | ||
VIH | High-level input voltage | 5-V tolerant | 2 | V | ||
VIL | Low-level input voltage | 5-V tolerant | 0.8 | V | ||
TA | Operating ambient temperature range | 0 | 85 | °C | ||
TJ (2) | Operating junction temperature range | 0 | 125 | °C | ||
RL | Load impedance | 4 | 8 | Ω | ||
RL | Load impedance in PBTL | 2 | Ω | |||
LO | Output-filter inductance | Minimum output inductance under short-circuit condition | 10 | μH |
THERMAL METRIC(1) | DCA (48 PINS) | UNITS | ||||
---|---|---|---|---|---|---|
Special Test Case | JEDEC Standard 2-Layer PCB | JEDEC Standard 4-Layer PCB | TAS5733LEVM | |||
θJA | Junction-to-ambient thermal resistance(2) | 50.7 | 27.6 | 25.0 | °C/W | |
θJCtop | Junction-to-case (top) thermal resistance(3) | 14.9 | 16.7 | °C/W | ||
θJB | Junction-to-board thermal resistance(4) | 6.9 | 7.9 | °C/W | ||
ψJT | Junction-to-top characterization parameter(5) | 1.2 | 0.8 | 0.7 | °C/W | |
ψJB | Junction-to-board characterization parameter(6) | 11.8 | 7.8 | 5.8 | °C/W | |
θJCbot | Junction-to-case (bottom) thermal resistance(7) | 1.7 | 2.2 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VOH | High-level output voltage | ADR/FAULT and SDA | IOH = –4 mA DVDD = AVDD = 3 V |
2.4 | V | ||
VOL | Low-level output voltage | IOL = 4 mA DVDD = AVDD = 3 V |
0.5 | V | |||
IIL | Low-level input current | Digital Inputs | VI < VIL
DVDD = AVDD = 3.6 V |
75 | μA | ||
IIH | High-level input current | VI > VIH
DVDD = AVDD = 3.6 V |
75 | μA | |||
IDD | 3.3-V supply current | 3.3-V supply voltage (DVDD, AVDD) |
Normal mode | 49 | 68 | mA | |
Reset (RST = low, PDN = high) | 23 | 38 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
PO | Power output per channel | PVDD = 12 V, 10% THD, 1-kHz input signal | 10 | W | |||
PVDD = 12 V, 7% THD, 1-kHz input signal | 9 | ||||||
PVDD = 12 V, 1% THD, 1-kHz input signal | 7.5 | ||||||
PVDD = 13.2 V, 10% THD, 1-kHz input signal | 12 | ||||||
PVDD = 13.2 V, 7% THD, 1-kHz input signal | 11 | ||||||
PVDD = 13.2 V, 1% THD, 1-kHz input signal | 9 | ||||||
THD+N | Total harmonic distortion + noise | PVDD = 12 V, PO = 1 W | 0.25 | % | |||
PVDD = 13.2 V, PO = 1 W | 0.3 | ||||||
Vn | Output integrated noise (rms) | A-weighted | 30 | μV | |||
Crosstalk | PO = 1 W, f = 1 kHz (BD Mode), PVDD = 12 V | –79 | dB | ||||
PO =1 W, f = 1 kHz (AD Mode), PVDD = 12 V | –62 | dB | |||||
Output switching frequency | 11.025, 22.05, 44.1-kHz data rate ±2% | 288 | kHz | ||||
48, 24, 12, 8, 16, 32-kHz data rate ±2% | 384 | ||||||
IPVDD | Supply current | No load (PVDD) | Normal mode | 16 | 25 | mA | |
Reset (RST = low, PDN = high) | 3 | 8 | |||||
rDS(on)(1) | Drain-to-source resistance, low side | TJ = 25°C, includes metallization resistance | 120 | mΩ | |||
Drain-to-source resistance, high side | TJ = 25°C, includes metallization resistance | 120 | |||||
RPD | Internal pulldown resistor at the output of each half-bridge | Connected when drivers are in the high-impedance state to provide bootstrap capacitor charge. | 3 | kΩ |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
Vuvp(fall) | Undervoltage protection limit | PVDD falling | 5.4 | V | |||
Vuvp(rise) | Undervoltage protection limit | PVDD rising | 5.8 | V | |||
OTE | Overtemperature error | 150 | °C | ||||
IOC | Overcurrent limit protection | 4 | A | ||||
IOCT | Overcurrent response time | 150 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
PLL INPUT PARAMETERS | ||||||
fMCLKI | MCLK frequency | 2.8224 | 24.576 | MHz | ||
MCLK duty cycle | 40% | 50% | 60% | |||
tr / tf(MCLK) | Rise/fall time for MCLK | 5 | ns |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
tw(RST) | Pulse duration, RST active | 100 | μs | ||
td(I²C_ready) | Time to enable I²C after RST goes high | 13.5 | ms | ||
fSCL | Frequency, SCL | 400 | kHz | ||
tw(H) | Pulse duration, SCL high | 0.6 | μs | ||
tw(L) | Pulse duration, SCL low | 1.3 | μs | ||
tr | Rise time, SCL and SDA | 300 | ns | ||
tf | Fall time, SCL and SDA | 300 | ns | ||
tsu1 | Setup time, SDA to SCL | 100 | ns | ||
th1 | Hold time, SCL to SDA | 0 | ns | ||
t(buf) | Bus free time between stop and start conditions | 1.3 | μs | ||
tsu2 | Setup time, SCL to start condition | 0.6 | μs | ||
th2 | Hold time, start condition to SCL | 0.6 | μs | ||
tsu3 | Setup time, SCL to stop condition | 0.6 | μs | ||
CL | Load capacitance for each bus line | 400 | pF |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fSCLKIN | Frequency, SCLK 32 × fS, 48 × fS, 64 × fS | CL ≤ 30 pF | 1.024 | 12.288 | MHz | |
tsu1 | Setup time, LRCK to SCLK rising edge | 10 | ns | |||
th1 | Hold time, LRCK from SCLK rising edge | 10 | ns | |||
tsu2 | Setup time, SDIN to SCLK rising edge | 10 | ns | |||
th2 | Hold time, SDIN from SCLK rising edge | 10 | ns | |||
LRCK frequency | 8 | 48 | 48 | kHz | ||
SCLK duty cycle | 40% | 50% | 60% | |||
LRCK duty cycle | 40% | 50% | 60% | |||
SCLK rising edges between LRCK rising edges | 32 | 64 | SCLK edges | |||
t(edge) | LRCK clock edge with respect to the falling edge of SCLK | –1/4 | 1/4 | SCLK period | ||
tr/tf | Rise/fall time for SCLK/LRCK | 8 | ns | |||
LRCK allowable drift before LRCK reset | 4 | MCLKs |
NOTE:
On power up, hold the TAS5733L RST LOW for at least 100 μs after DVDD has reached 3 V.NOTE:
If RST is asserted LOW while PDN is LOW, then RST must continue to be held LOW for at least 100 μs after PDN is deasserted (HIGH).PVDD = 12 V | RL = 8 Ω |
PVDD = 12 V | RL = 4 Ω |
PVDD = 12 V | RL = 6 Ω |
RL = 8 Ω | ||
Total Output Power includes power delivered from both amplifier outputs. For instance, 40 W of total output power means 2 × 20 W, with 20 W delivered by one channel and 20 W delivered by the other channel. |
PVDD = 12 V | RL = 8 Ω |
PVDD = 12 V | RL = 6 Ω |
PVDD = 12 V | RL = 8 Ω |
PVDD = 12 V | RL = 4 Ω |
RL = 4 Ω | ||
Total Output Power includes power delivered from both amplifier outputs. For instance, 40 W of total output power means 2 × 20 W, with 20 W delivered by one channel and 20 W delivered by the other channel. |
PVDD = 12 V | RL = 4 Ω |
PVDD = 12 V | RL = 4 Ω |
PVDD = 12 V | RL = 2 Ω |
PVDD = 12 V | RL = 3 Ω |
RL = 2 Ω | ||
Total Output Power includes power delivered from both amplifier outputs. For instance, 40 W of total output power means 2 × 20 W, with 20 W delivered by one channel and 20 W delivered by the other channel. |
PVDD = 12 V | RL = 3 Ω |
PVDD = 12 V | RL = 4 Ω |
PVDD = 12 V | RL = 2 Ω |
RL = 4 Ω | ||
Total Output Power includes power delivered from both amplifier outputs. For instance, 40 W of total output power means 2 × 20 W, with 20 W delivered by one channel and 20 W delivered by the other channel. |