Menu
Product
Email
PDF
Order now
LP5899 SPI-Compatible Connectivity for LP589x Device Family
SLVSHF4
November 2024
LP5899
PRODUCTION DATA
CONTENTS
SEARCH
LP5899 SPI-Compatible Connectivity for LP589x Device Family
1
1
Features
2
Applications
3
Description
4
Device Comparison
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Thermal Information
6.4
Recommended Operating Conditions
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Switching Characteristics
6.8
Timing Diagrams
6.9
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Internal Oscillator and Clocks
7.3.1.1
System Clock
7.3.1.2
Continuous Clock Serial Interface (CCSI) Clock
7.3.2
Continuous Clock Serial Interface (CCSI)
7.3.2.1
Command Format
7.3.2.2
Command Recognition and Synchronization
7.3.2.3
CCSI Command Queue
7.3.2.4
CCSI Start Bit and Check Bits Insertion and Removal
7.3.3
FIFO
7.3.3.1
FIFO level and Data Ready (DRDY) Interrupt
7.3.3.2
FIFO Clearance
7.3.4
Diagnostics
7.3.4.1
Undervoltage Lockout
7.3.4.2
Oscillator Fault Diagnostics
7.3.4.3
SPI Communications Loss
7.3.4.4
SPI Communications Error
7.3.4.4.1
Reset Timer
7.3.4.4.2
Chip Select (CS) Reset
7.3.4.4.3
CRC Error
7.3.4.4.4
Register write failure
7.3.4.5
CCSI Communications Loss
7.3.4.5.1
SIN Stuck-at Diagnostics
7.3.4.6
CCSI Communications Error
7.3.4.6.1
CHECK Bit Error
7.3.4.6.2
Data Integrity Diagnostics
7.3.4.6.3
CCSI Command Queue Overflow
7.3.4.7
FIFO Diagnostics
7.3.4.7.1
TXFIFO Overflow
7.3.4.7.2
TXFIFO Underflow
7.3.4.7.3
TXFIFO Single Error Detection (SED)
7.3.4.7.4
RXFIFO Overflow
7.3.4.7.5
RXFIFO Underflow
7.3.4.7.6
RXFIFO Single Error Detection (SED)
7.3.4.8
OTP CRC Error
7.3.4.9
Fault Masking
7.3.4.10
Diagnostics Table
7.4
Device Functional Modes
7.4.1
Unpowered
7.4.2
Initialization State
7.4.3
Normal State
7.4.4
Failsafe State
7.5
Programming
7.5.1
SPI Data Validity
7.5.2
Chip Select (CS) and SPI Reset Control
7.5.3
SPI Command Format
7.5.4
SPI Command Detail
7.6
Device Registers
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Programming Procedure
8.2.3
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Device Support
9.2
Documentation Support
9.2.1
Related Documentation
9.3
Receiving Notification of Documentation Updates
9.4
Support Resources
9.5
Trademarks
9.6
Electrostatic Discharge Caution
9.7
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
11.1
Tape and Reel Information
11.2
Mechanical Data
IMPORTANT NOTICE
Package Options
Mechanical Data (Package|Pins)
DYY|14
MPSS114C
DRR|12
MPSS085A
Thermal pad, mechanical data (Package|Pins)
DRR|12
PPTD377
Orderable Information
slvshf4_oa
slvshf4_pm
search
No matches found.
Full reading width
Full reading width
Comfortable reading width
Expanded reading width
Card for each section
Card with all content
Data Sheet
LP5899
SPI-Compatible Connectivity
for
LP589x
Device Family
1
Features
Operating voltage V
CC
range: 2.5V to 5.5V
SPI peripheral
Data transfer rate up to 20MHz
Support multiple peripherals with one controller
Continuous Clock Serial Interface (CCSI) Controller and Peripheral
Data transfer rate up to 20MHz
Programmable clock jitter for EMI enhancement
Diagnostics
Open-drain FAULT pin
SPI communication loss detection
CRC for SPI communication
CCSI data integrity
Data ready interrupt for availability of data