SBOS487B
June 2009 – March 2020
PGA280
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Typical Application
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
Electrical Characteristics
6.3
Timing Requirements: Serial Interface
6.4
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Functional Blocks
7.3.1.1
Input Switch Network
7.3.1.2
Input Amplifier, Gain Network, and Buffer
7.3.1.3
Current Buffer
7.3.1.4
Input Protection
7.3.1.5
EMI Susceptibility
7.3.1.6
Output Stage
7.3.1.7
Output Filter
7.3.1.8
Single-Ended Output
7.3.1.9
Error Detection
7.3.2
Error Indicators
7.3.2.1
Input Clamp Conduction (ICAerr)
7.3.2.2
Input Overvoltage (IOVerr)
7.3.2.3
Gain Network Overload (GAINerr)
7.3.2.4
Output Amplifier (OUTerr)
7.3.2.5
CheckSum Error (CRCerr)
7.4
Device Functional Modes
7.4.1
GPIO Operation Mode
7.4.1.1
CS Mode
7.5
Programming
7.5.1
SPI and Register Description
7.5.2
Command Structure and Register Overview
7.5.2.1
Command Byte
7.5.2.2
Extended CS
7.5.2.2.1
SPI Timing Diagrams (Read and Write)
7.5.2.2.2
GPIO Pin Reference
7.5.2.2.3
Checksum
7.5.3
GPIO Configuration
7.5.4
Buffer Timing
7.6
Register Map
7.6.1
Register 0: Gain and External MUX Address (address = 00h) [reset = 0000 0000b]
7.6.2
Register 1: Software Reset Register (address = 01h) [reset = 0000 0000b]
7.6.3
Register 2: SPI: MODE Selection to GPIO-Pin (address = 02h) [reset = 0000 0000b]
7.6.4
Register 3: BUF Timeout Register (address = 03h) [reset = 0001 1001b]
7.6.5
Register 4: Error Register (address = 04h) [reset = 0000 0000b]
7.6.6
Register 5: GPIO Register (address = 05h) [reset = 0000 0000b]
7.6.7
Register 6: Input Switch Control Register 1 (address = 06h) [reset = 0110 0000b]
7.6.8
Register 7: Input Switch Control Register 2 (address =07h ) [reset = 0000 0000b]
7.6.9
Register 8: GPIO Configuration Register (address = 08h) [reset = 0000 0000b]
7.6.10
Register 9: CS Configuration Mode Register (address = 09h) [reset = 0000 0000b]
7.6.11
Register 10: Configuration Register 1 (address = 0Ah) [reset = 0000 0000b]
7.6.12
Register 11: Configuration Register 2 (address = 0Bh) [reset = 0001 0000b]
7.6.13
Register 12: Special Functions Register (address = 0Ch) [reset = 0000 0000b]
8
Application and Implementation
8.1
Application Information
8.1.1
External Clock Synchronization
8.1.2
Quiescent Current
8.1.3
Settling Time
8.1.4
Overload Recovery
9
Power Supply Recommendations
10
Device and Documentation Support
10.1
Receiving Notification of Documentation Updates
10.2
Support Resources
10.3
Trademarks
10.4
Electrostatic Discharge Caution
10.5
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|24
MPDS363A
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sbos487b_oa
sbos487b_pm
1
Features
Wide input range: ±15.5 V at ±18-V supply
Binary gain steps: 128V/V to 1/8 V/V
Additional scaling factor: 1 V/V and 1⅜ V/V
Low offset voltage: 3 μV at G = 128
Near-zero long-term drift of offset voltage
Near-zero gain drift: 0.5 ppm/°C
Excellent linearity: 1.5 ppm
Excellent CMRR: 140 dB
High input impedance
Very low 1/f noise
Differential signal output
Overload detection
Input configuration switch matrix
Wire break test current
Expandable SPI™ with checksum
General-purpose I/O port
TSSOP-24 package