SLLSF55A
March 2018 – May 2018
SN65LVDS93B
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
RGB Video System Using Discrete LVDS TX
4
Revision History
5
Description (continued)
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements
7.7
Switching Characteristics
7.8
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
TTL Input Data
9.3.2
LVDS Output Data
9.4
Device Functional Modes
9.4.1
Input Clock Edge
9.4.2
Low Power Mode
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.2.1
Power
10.2.2.2
Signal Connectivity
10.2.2.3
PCB Routing
10.2.3
Application Curve
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.1.1
Board Stackup
12.1.2
Power and Ground Planes
12.1.3
Traces, Vias, and Other PCB Components
12.2
Layout Example
13
Device and Documentation Support
13.1
Documentation Support
13.1.1
Related Documentation
13.2
Receiving Notification of Documentation Updates
13.3
Community Resources
13.4
Trademarks
13.5
Electrostatic Discharge Caution
13.6
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
DGG|56
MPDS570
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sllsf55a_oa
sllsf55a_pm
1
Features
Industrial Temperature Range –40°C to 85°C
LVDS Display Serdes Interfaces Directly to LCD Display Panels With Integrated LVDS
Package Options: 8.1-mm × 14-mm TSSOP
1.8 V up to 3.3-V Tolerant Data Inputs to Connect Directly to Low-Power, Low-Voltage Application and Graphic Processors
Transfer Rate up to
85
Mpps (Mega Pixels Per Second); Pixel Clock Frequency Range 10 MHz to
85
MHz
; Max 2.38 Gbps data rate supported
Suited for Display Resolutions Ranging From HVGA up to HD With Low EMI
Operates From a Single 3.3-V Supply and 170 mW (Typical) at 75 MHz
28 Data Channels Plus Clock In Low-Voltage TTL to 4 Data Channels Plus Clock Out Low-Voltage Differential
Consumes Less Than 1 mW When Disabled
Selectable Rising or Falling Clock Edge Triggered Inputs
ESD:
5
-kV HBM
Supports Spread Spectrum Clocking (SSC)
Supports RGB 888 to LVDS I Conversion