SLLS266J
February 1997 – August 2022
SN65220
,
SN65240
,
SN75240
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.4
Device Functional Modes
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.3
Application Curve
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
Device and Documentation Support
13.1
Receiving Notification of Documentation Updates
13.2
Support Resources
13.3
Trademarks
13.4
Electrostatic Discharge Caution
13.5
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|8
MPDS568
P|8
MPDI001B
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slls266j_oa
slls266j_pm
1
Features
Design to protect submicron 3-V or 5-V
circuits from noise transients
Port ESD protection capability exceeds:
15-kV human body model
2-kV machine model
Available in a WCSP chip-scale package
Stand-off voltage: 6 V (minimum)
Low current leakage: 1-µA maximum at 6 V
Low capacitance: 35-pF (typical)