SLVSBB0D
April 2012 – February 2018
TPS65197
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Simplified Schematic
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Sequencing
7.3.2
Power Up
7.3.3
Power Down
7.3.4
Disabling the Discharge Function
7.3.5
Undervoltage Lockout
7.3.6
Thermal Shutdown
7.4
Device Functional Modes
7.4.1
Output Clock Behavior
7.4.2
Charge-Sharing Methods TPS65197
7.4.3
Charge-Sharing Methods TPS65197B
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Documentation Support
11.1.1
Related Documentation
11.2
Related Links
11.3
Community Resources
11.4
Trademarks
11.5
Electrostatic Discharge Caution
11.6
Glossary
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RUY|28
MPQF229D
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slvsbb0d_oa
slvsbb0d_pm
1
Features
8-Channel Level-Shifter (STV, RESET, 6 × CLK)
High Output-Voltage Level 16.5 V to 45 V (VGH)
Low Output-Voltage Level Down to –20 V (VGL)
Selectable Charge-Sharing
No Charge-Sharing
2-Channel Charge-Sharing
3-Channel Charge-Sharing
2-Channel Panel Discharge
T-CON Failure Detection
TPS65197: Logic Resets by STV Pulse
TPS65197B: No Reset of the Logic
Latched Shut-Down Detection (Clocks to VGH)
Supports 100-kHz Clock Operating Frequency
28-Pin 4-mm × 4-mm QFN Package