SLUSDC2C
November 2018 – September 2019
UCC20225-Q1
,
UCC20225A-Q1
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Functional Block Diagram
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Power Ratings
6.6
Insulation Specifications
6.7
Safety-Related Certifications
6.8
Safety Limiting Values
6.9
Electrical Characteristics
6.10
Switching Characteristics
6.11
Thermal Derating Curves
6.12
Typical Characteristics
7
Parameter Measurement Information
7.1
Propagation Delay and Pulse Width Distortion
7.2
Rising and Falling Time
7.3
PWM Input and Disable Response Time
7.4
Programable Dead Time
7.5
Power-up UVLO Delay to OUTPUT
7.6
CMTI Testing
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
VDD, VCCI, and Under Voltage Lock Out (UVLO)
8.3.2
Input and Output Logic Table
8.3.3
Input Stage
8.3.4
Output Stage
8.3.5
Diode Structure in UCC20225-Q1 family
8.4
Device Functional Modes
8.4.1
Disable Pin
8.4.2
Programmable Dead Time (DT) Pin
8.4.2.1
Tying the DT Pin to VCC
8.4.2.2
DT Pin Left Open or Connected to a Programming Resistor between DT and GND Pins
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Designing PWM Input Filter
9.2.2.2
Select External Bootstrap Diode and its Series Resistor
9.2.2.3
Gate Driver Output Resistor
9.2.2.4
Estimate Gate Driver Power Loss
9.2.2.5
Estimating Junction Temperature
9.2.2.6
Selecting VCCI, VDDA/B Capacitor
9.2.2.6.1
Selecting a VCCI Capacitor
9.2.2.6.2
Selecting a VDDA (Bootstrap) Capacitor
9.2.2.6.3
Select a VDDB Capacitor
9.2.2.7
Dead Time Setting Guidelines
9.2.2.8
Application Circuits with Output Stage Negative Bias
9.2.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Related Links
12.2
Documentation Support
12.2.1
Related Documentation
12.3
Certifications
12.4
Receiving Notification of Documentation Updates
12.5
Community Resources
12.6
Trademarks
12.7
Electrostatic Discharge Caution
12.8
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
NPL|13
MPLG063A
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slusdc2c_oa
slusdc2c_pm
1
Features
AEC Q100 qualified with:
Device temperature grade 1
Device HBM ESD classification level H2
Device CDM ESD classification level C6
Single PWM input, dual output
Resistor-programmable dead time
4-A peak source, 6-A peak sink output
CMTI greater than 100-V/ns
Switching parameters:
19-ns typical propagation delay
5-ns maximum delay matching
6-ns maximum pulse-width distortion
3-V to 18-V input VCCI range
Up to 25-V VDD with 5V and 8-V UVLO Options
Rejects input transients shorter than 5-ns
TTL and CMOS compatible inputs
5-mm x 5-mm space-saving LGA-13 Package
Safety-related certifications:
3535-V
PK
isolation
per VDE V 0884-11:2017
2500-V
RMS
isolation for 1 minute per UL 1577
CQC Certification per GB4943.1-2011