







Texas **INSTRUMENTS** 

**CD54ACT00, CD74ACT00** SCHS308C - JANUARY 2001 - REVISED AUGUST 2024

## CDx4ACT00 Quadruple 2-Input Positive-nand Gates

## **1** Features

- Inputs are TTL-voltage compatible
- Speed of bipolar F, AS, and S, with significantly • reduced power consumption
- Balanced propagation delays
- ±24mA output drive current

- Fanout to 15 F devices

- SCR-latchup-resistant CMOS process and circuit ٠ design
- Exceeds 2kV ESD protection per MIL-STD-883, method 3015

## 2 Description

The 'ACT00 devices contain four independent 2input NAND gates. Each gate performs the Boolean function of  $Y = \overline{A \cdot B}$  in positive logic.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE <sup>(3)</sup> |
|-------------|------------------------|-----------------------------|--------------------------|
|             | D (SOIC, 14)           | 8.65mm × 6mm                | 8.65mm × 3.9mm           |
| CDx4ACT00   | N (PDIP, 14)           | 19.3mm × 9.4mm              | 19.3mm × 6.35mm          |
|             | J (CDIP, 14)           | 19.55mm x 7.9mm             | 19.55 mm x 6.7mm         |

- For more information, see Mechanical, Packaging, and (1) Orderable Information.
- The package size (length × width) is a nominal value and (2) includes pins, where applicable.
- (3) The body size (length × width) is a nominal value and does not include pins.



Logic Diagram, Each Gate (Positive Logic)





## **Table of Contents**

| 1 Features<br>2 Description          |   |
|--------------------------------------|---|
| 3 Pin Configuration and Functions    |   |
| 4 Specifications                     | 4 |
| 4.1 Absolute Maximum Ratings         | 4 |
| 4.2 ESD Ratings                      | 4 |
| 4.3 Recommended Operating Conditions |   |
| 4.4 Thermal Information              | 4 |
| 4.5 Electrical Characteristics       | 5 |
| 4.6 Switching Characteristics        | 5 |
| 4.7 Operating Characteristics        | 5 |
| 5 Parameter Measurement Information  |   |
| 6 Detailed Description               | 7 |
| 6.1 Functional Block Diagram         | 7 |

| 6.2 Device Functional Modes                         | 7 |
|-----------------------------------------------------|---|
| 7 Application and Implementation                    | 8 |
| 7.1 Power Supply Recommendations                    | 8 |
| 7.2 Layout                                          |   |
| 8 Device and Documentation Support                  |   |
| 8.1 Documentation Support (Analog)                  |   |
| 8.2 Receiving Notification of Documentation Updates |   |
| 8.3 Support Resources                               |   |
| 8.4 Trademarks                                      |   |
| 8.5 Electrostatic Discharge Caution                 |   |
| 8.6 Glossary                                        |   |
| 9 Revision History                                  |   |
| 10 Mechanical, Packaging, and Orderable             |   |
| Information                                         | 9 |
|                                                     |   |



## **3 Pin Configuration and Functions**



# Figure 3-1. CD54ACT00 J Package, 14-Pin CDIP; CD74ACT00 N or D Package, 14-Pin PDIP or SOIC (Top View)

#### Table 3-1. Pin Functions

|                 | PIN              | I/O | DESCRIPTION   |  |  |  |
|-----------------|------------------|-----|---------------|--|--|--|
| NAME            | SOIC, PDIP, CDIP | 1/0 | DESCRIPTION   |  |  |  |
| 1A              | 1                | I   | 1A Input      |  |  |  |
| 1B              | 2                | I   | 1B Input      |  |  |  |
| 1Y              | 3                | 0   | 1Y Output     |  |  |  |
| 2A              | 4                | I   | 2A Input      |  |  |  |
| 2B              | 5                | I   | 2B Input      |  |  |  |
| 2Y              | 6                | 0   | 2Y Output     |  |  |  |
| 3Y              | 8                | 0   | 3Y Output     |  |  |  |
| 3A              | 9                | I   | 3A Input      |  |  |  |
| 3B              | 10               | I   | 3B Input      |  |  |  |
| 4Y              | 11               | 0   | 4Y Output     |  |  |  |
| 4A              | 12               | I   | 4A Input      |  |  |  |
| 4B              | 13               | I   | 4B Input      |  |  |  |
| GND             | 7                | —   | Ground Pin    |  |  |  |
| NC              | _                | —   | No Connection |  |  |  |
| V <sub>CC</sub> | 14               | —   | Power Pin     |  |  |  |



## 4 Specifications

### 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                                                     |                                          | MIN  | MAX  | UNIT |
|--------------------------------|-----------------------------------------------------|------------------------------------------|------|------|------|
| V <sub>CC</sub>                | Supply voltage                                      |                                          | -0.5 | 6    | V    |
| I <sub>IK</sub> <sup>(2)</sup> | Input clamp current                                 | $(V_{I} < 0 \text{ or } V_{I} > V_{CC})$ |      | ±20  | mA   |
| I <sub>OK</sub> <sup>(2)</sup> | Output clamp current                                | $(V_O < 0 \text{ or } V_O > V_{CC})$     |      | ±50  | mA   |
| Ι <sub>Ο</sub>                 | Continuous output current                           | $(V_{O} = 0 \text{ to } V_{CC})$         |      | ±50  | mA   |
|                                | Continuous current through $V_{CC} \mbox{ or } GND$ |                                          |      | ±100 | mA   |
| T <sub>stg</sub>               | Storage temperature range                           |                                          | -65  | 150  | °C   |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### 4.2 ESD Ratings

|                                               |                                                                   | VALUE | UNIT |
|-----------------------------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic<br>discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

### 4.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    | TA = | TA = 25°C       |     | -40°C TO 85°C   |     | -55°C TO 125°C  |      |
|-----------------|------------------------------------|------|-----------------|-----|-----------------|-----|-----------------|------|
|                 |                                    | MIN  | MAX             | MIN | MAX             | MIN | MAX             | UNIT |
| V <sub>CC</sub> | Supply voltage                     | 4.5  | 5.5             | 4.5 | 5.5             | 4.5 | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage           | 2    |                 | 2   |                 | 2   |                 | V    |
| V <sub>IL</sub> | Low-level input voltage            |      | 0.8             |     | 0.8             |     | 0.8             | V    |
| VI              | Input voltage                      | 0    | V <sub>CC</sub> | 0   | V <sub>CC</sub> | 0   | V <sub>CC</sub> | V    |
| Vo              | Output voltage                     | 0    | V <sub>CC</sub> | 0   | V <sub>CC</sub> | 0   | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current          |      | -24             |     | -24             |     | -24             | mA   |
| I <sub>OL</sub> | Low-level output current           |      | 24              |     | 24              |     | 24              | mA   |
| Δt/Δv           | Input transition rise or fall rate |      | 10              |     | 10              |     | 10              | ns/V |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### **4.4 Thermal Information**

|                  |                                        | CD74     | CD74ACT00 |      |  |  |
|------------------|----------------------------------------|----------|-----------|------|--|--|
|                  | THERMAL METRIC <sup>(1)</sup>          | D (SOIC) | N (PDIP)  | UNIT |  |  |
|                  |                                        | 14 PINS  | 14 PINS   |      |  |  |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 119.9    | 80        | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



## 4.5 Electrical Characteristics

| PARAMETER        | TEST CONDITIONS                     |                                         | V               | T <sub>A</sub> = 2 | 25 °C | -40°C TO 85°C |      | -55°C TO 125°C |      | UNIT |
|------------------|-------------------------------------|-----------------------------------------|-----------------|--------------------|-------|---------------|------|----------------|------|------|
|                  |                                     |                                         | V <sub>cc</sub> | MIN                | MAX   | MIN           | MAX  | MIN            | MAX  | UNIT |
|                  |                                     | I <sub>OH</sub> = -50 μA                | 4.5 V           | 4.4                |       | 4.4           |      | 4.4            |      |      |
| V                | $V_{I} = V_{IH} \text{ or } V_{IL}$ | I <sub>OH</sub> = -24 mA                | 4.5 V           | 3.94               |       | 3.8           |      | 3.7            |      | V    |
| V <sub>OH</sub>  | VI - VIH OI VIL                     | I <sub>OH</sub> = -50 mA <sup>(1)</sup> | 5.5 V           |                    |       |               |      | 3.85           |      | v    |
|                  |                                     | I <sub>OH</sub> = -75 mA <sup>(1)</sup> | 5.5 V           |                    |       | 3.85          |      |                |      |      |
|                  |                                     | I <sub>OL</sub> = 50 μA                 | 4.5 V           |                    | 0.1   |               | 0.1  |                | 0.1  |      |
| N/               | $V_{I} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 24 mA                 | 4.5 V           |                    | 0.36  |               | 0.44 |                | 0.5  | V    |
| V <sub>OL</sub>  | VI - VIH OI VIL                     | I <sub>OL</sub> = 50 mA <sup>(1)</sup>  | 5.5 V           |                    |       |               |      |                | 1.65 | v    |
|                  |                                     | I <sub>OL</sub> = 75 mA <sup>(1)</sup>  | 5.5 V           |                    |       |               | 1.65 |                |      |      |
| l <sub>l</sub>   | $V_{I} = V_{CC}$ or GND             |                                         | 5.5 V           |                    | ±0.1  |               | ±1   |                | ±1   | μA   |
| I <sub>CC</sub>  | $V_{I} = V_{CC}$ or GND,            | I <sub>O</sub> = 0                      | 5.5 V           |                    | 4     |               | 40   |                | 80   | μA   |
| ΔI <sub>CC</sub> | $V_{I} = V_{CC} - 2.1 V$            |                                         | 4.5 V to 5.5 V  |                    | 2.4   |               | 2.8  |                | 3    | mA   |
| Ci               |                                     |                                         |                 |                    | 10    |               | 10   |                | 10   | PF   |

over recommended operating free-air temperature range (unless otherwise noted)

(1) Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

| Table 4-1. Act Input Load<br>Table |           |  |  |  |  |
|------------------------------------|-----------|--|--|--|--|
| INPUT                              | UNIT LOAD |  |  |  |  |
| A or B                             | 0.15      |  |  |  |  |

Unit load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).

#### 4.6 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V,  $C_L$  = 50 pF (unless otherwise noted) (see Figure 5-1)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | –40°C TC | D 85°C | –55°C TC | ) 125°C | UNIT |
|------------------|--------------|-------------|----------|--------|----------|---------|------|
| PARAMETER        |              | 10 (001701) | MIN      | MAX    | MIN      | MAX     | UNIT |
| t <sub>PLH</sub> | A or B       | V           | 3.4      | 9.5    | 3.2      | 10.8    | nc   |
| t <sub>PHL</sub> | AUB          | ¥           | 2.8      | 8      | 2.7      | 13.2    | ns   |

#### 4.7 Operating Characteristics

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

| PARAMETER                                     | TYP | UNIT |
|-----------------------------------------------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance | 45  | pF   |

### **5** Parameter Measurement Information



- D. For clock inputs,  $f_{max}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- $\label{eq:F.theta} F. \quad t_{\mathsf{PLH}} \text{ and } t_{\mathsf{PHL}} \text{ are the same as } t_{\mathsf{pd}}.$
- $G. \quad t_{PZL} \text{ and } t_{PZH} \text{ are the same as } t_{en}.$
- $\label{eq:H.transform} \text{H.} \quad t_{\text{PLZ}} \text{ and } t_{\text{PHZ}} \text{ are the same as } t_{\text{dis}}.$

### Figure 5-1. Load Circuit and Voltage Waveforms



## 6 Detailed Description

## 6.1 Functional Block Diagram



#### Figure 6-1. Logic Diagram, Each Gate (Positive Logic)

### **6.2 Device Functional Modes**

Function Table (Each Gate) is the function table for the CDx4ACT00.

#### Table 6-1. Function Table (Each Gate)

| INF | PUTS | OUTPUT Y |
|-----|------|----------|
| А   | В    | OULDIN   |
| н   | Н    | L        |
| L   | Х    | н        |
| Х   | L    | Н        |



### 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 7.1 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Section 4.1* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple V<sub>CC</sub> pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 7.2 Layout

#### 7.2.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Layout Example for the CD74ACT00 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ ; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs, so they cannot float when disabled.

#### 7.2.2 Layout Example



Figure 7-1. Layout Example for the CDx4ACT00

## 8 Device and Documentation Support

#### 8.1 Documentation Support (Analog)

#### 8.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER SAMPLE & BUY |            | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-----------|-----------------------------|------------|------------------------|---------------------|---------------------|--|
| CD54ACT00 | Click here                  | Click here | Click here             | Click here          | Click here          |  |
| CD74ACT00 | Click here                  | Click here | Click here             | Click here          | Click here          |  |

#### Table 8-1. Related Links

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (June 2002) to Revision C (August 2024)

| • | Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device |
|---|-----------------------------------------------------------------------------------------------------------|
|   | Functional Modes, Application and Implementation section, Device and Documentation Support section, and   |
|   | Mechanical, Packaging, and Orderable Information section1                                                 |
| • | Updated R0.IA values: D = 86 to 119.9, all values in °C/W.                                                |

Updated R0JA values: D = 86 to 119.9, all values in °C/W.....

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

Page



## PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | •       | Pins | •    | Eco Plan            | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|------|---------------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty  | (2)                 | Ball material | (3)                |              | (4/5)          |         |
|                  |          |              |         |      |      |                     | (6)           |                    |              |                |         |
| CD54ACT00F3A     | ACTIVE   | CDIP         | J       | 14   | 25   | Non-RoHS<br>& Green | SNPB          | N / A for Pkg Type | -55 to 125   | CD54ACT00F3A   | Samples |
| CD74ACT00E       | ACTIVE   | PDIP         | N       | 14   | 25   | RoHS & Green        | NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74ACT00E     | Samples |
| CD74ACT00M       | OBSOLETE | SOIC         | D       | 14   |      | TBD                 | Call TI       | Call TI            | -55 to 125   | ACT00M         |         |
| CD74ACT00M96     | ACTIVE   | SOIC         | D       | 14   | 2500 | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | ACT00M         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CD54ACT00, CD74ACT00 :

• Catalog : CD74ACT00

Military : CD54ACT00

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |  |
| CD74ACT00M96               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |  |



www.ti.com

## PACKAGE MATERIALS INFORMATION

30-May-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74ACT00M96 | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

30-May-2024

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74ACT00E | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT00E | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

## **GENERIC PACKAGE VIEW**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## J0014A



## **PACKAGE OUTLINE**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



## J0014A

## **EXAMPLE BOARD LAYOUT**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated