

[Sample &](http://www.ti.com/product/LMX2531?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy



**[LMX2531](http://www.ti.com/product/lmx2531?qgpn=lmx2531)**

# SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014

Support & **[Community](http://www.ti.com/product/LMX2531?dcmp=dsproject&hqs=support&#community)** 

22

# **LMX2531 High-Performance Frequency Synthesizer System With Integrated VCO**

**Technical** [Documents](http://www.ti.com/product/LMX2531?dcmp=dsproject&hqs=td&#doctype2)

- -
	-
- -
	-
	-
	-
- -
	- Low Phase Noise
- - $-$  2.8-V to 3.2-V Operation
	- Low Operating Current
	- Low Power-Down Current
	- 1.8-V MICROWIRE Support
	- $-$  36-Pin 6-mm  $\times$  6-mm  $\times$  0.8-mm WQFN

# <span id="page-0-2"></span>**2 Applications**

- **Cellular Base Stations**
- 
- Broadband Wireless Access
- Satellite Communications
- Wireless Radios
- 
- CATV Equipment
- Instrumentation and Test Equipment
- 
- <span id="page-0-0"></span>

# <span id="page-0-3"></span>**4 Simplified Schematic**

# <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/LMX2531?dcmp=dsproject&hqs=sw&#desKit)** 

Multiple Frequency Options Available **Frequency Options Available Frequency Options Available Frequency Options Available** frequency synthesizer system which includes a fully e *See Device Information* Table integrated delta-sigma PLL and VCO with fully<br>
integrated delta-sigma PLL and VCO with fully<br>
integrated tank circuit. The third and fourth poles are integrated tank circuit. The third and fourth poles are • PLL Features also integrated and adjustable. Ultra-low noise and high-precision LDOs are integrated for the PLL and – Fractional-N Delta-Sigma Modulator Order VCO, which yield higher supply-noise immunity and<br>Programmable up to Fourth Order VCO, which yield higher supply-noise immunity and<br>more consistent performance. When combined with high-quality reference oscillator, the LMX2531 device Counter generates very stable, low-noise local-oscillator - Partially Integrated, Adjustable Loop Filter in signals for up and down conversion in wireless communication devices. The LMX2531 device is a – Very Low Phase Noise and Spurs<br>
Monolithic integrated circuit, fabricated in an<br>
MOS process Several different advanced BiCMOS process. Several different – Integrated Tank Inductor and Tank Inductor accommodate different frequency bands.

### • Other Features **Device Information[\(1\)](#page-0-0)**



**Data Converter Clocking**<br>
(1) For all available packages, see the orderable addendum at the end of the datasheet.





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**





# <span id="page-1-0"></span>**5 Revision History**



Product Folder Links: *[LMX2531](http://www.ti.com/product/lmx2531?qgpn=lmx2531)*





# <span id="page-2-0"></span>**6 Pin Configuration and Functions**



**NJH0036D Package 36-Pin WQFN, D Version, (LMX2531LQ1146E/1226E/1312E/1415E/1515E/2820E/3010E) Top View**

> **NJG0036A Package 36-Pin WQFN, A Version, (All Other Versions) Top View**



**[LMX2531](http://www.ti.com/product/lmx2531?qgpn=lmx2531)** SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments





# <span id="page-4-0"></span>**7 Specifications**

# <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)(2)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-4-3) Operating [Conditions](#page-4-3)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

# <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

# <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Maximum Allowable Temperature Drift for Continuous Lock is how far the temperature can drift in either direction from the value it was at the time that the R0 register was last programmed, and still have the part stay in lock. The action of programming the R0 register, even to the same value, activates a frequency calibration routine. This implies that the part will work over the entire frequency range, but if the temperature drifts more than the maximum allowable drift for continuous lock, then it will be necessary to reload the R0 register to ensure that it stays in lock. Regardless of what temperature the part was initially programmed at, the temperature can never drift outside the frequency range of  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$  without violating specifications.

# <span id="page-4-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report ([SPRA953\)](http://www.ti.com/lit/pdf/spra953).

SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

### <span id="page-5-0"></span>**7.5 Electrical Characteristics**

( $V_{CC}$  = 3.0 V,  $-40^{\circ}C \le T_A \le 85^{\circ}C$ ; except as specified.)



(1) There are program bits that need to be set based on the OSCin frequency. Refer to the following sections: *[XTLSEL\[2:0\]](#page-29-0) -- OSCin* [Select](#page-29-0), [XTLDIV\[1:0\]](#page-29-1) -- Division Ratio for the OSCin Frequency, [XTLMAN\[11:0\]](#page-30-0) -- Manual OSCin Mode, [XTLMAN2](#page-31-1) -- Manual Crystal *Mode Second [Adjustment](#page-31-1)*, and *[LOCKMODE](#page-31-2) -- Frequency Calibration Mode*. Not all bit settings can be used for all frequency choices of OSCin. For instance, automatic modes described in *[XTLSEL\[2:0\]](#page-29-0) -- OSCin Select* do not work below 8 MHz.

(2) One of the specifications for modeling PLL in-band phase noise is the PLL 1/f noise normalized to 1 GHz carrier frequency and 10 kHz offset, L<sub>PLL</sub> flicker(10 kHz). From this normalized index of PLL 1/f noise, the PLL 1/f noise can be calculated for any carrier and offset frequency as:  $LN_{PLL\_ flicker}(f) = L_{PLL\_ flicker}(10 kHz) - 10 \times log(10 kHz / f) + 20 \times log(F_{out}/1 GHz)$ . Flicker noise can dominate at low offsets from the carrier and has a 10 dB/decade slope and improves with higher charge pump currents and at higher offset frequencies . To accurately measure L<sub>PLL\_flicker</sub>(10 kHz) it is important to use a high phase detector frequency and a clean reference to make it such that this measurement is on the 10 dB/decade slope close to the carrier. L<sub>PLL\_flicker</sub>(f) can be masked by the reference oscillator performance if a low power or noisy source is used. The total PLL in-band phase noise performance is the sum of L<sub>PLL\_flicker</sub>(f) and  $L_{PLL\_flat}$ . In other words, $L_{PLL}(f)=10\times$  log (10 ( $^{LN}$ <sub>PLL\_flat</sub>  $^{/10}$  ) + 10( $^{LN}$ <sub>PLL\_flicker</sub> (f) / 10 )

(3) A specification used for modeling PLL in-band phase noise floor is the Normalized PLL noise floor, LN<sub>PLL\_flat</sub>, and is defined as:  $LN_{PLL_{\text{flat}}} = L(f) - 20 \times \log(N) - 10 \times \log(f_{PD})$ . L<sub>PLL\_flat</sub> is the single side band phase noise in a 1 Hz Bandwidth and f<sub>PD</sub> is the phase detector frequency of the synthesizer. L<sub>PLL\_flat</sub> contributes to the total noise, L(f). To measure L<sub>PLL\_flat</sub> the offset frequency must be chosen sufficiently smaller then the loop bandwidth of the PLL, and yet large enough to avoid a substantial noise contribution from the reference and PLL flicker noise. L<sub>PLL\_flat</sub> can be masked by the reference oscillator performance if a low power or noisy source is used. The total PLL in-band phase noise performance is the sum of L<sub>PLL\_flicker</sub>(f) and L<sub>PLL\_flat</sub>. In other words, L<sub>PLL</sub>(f) = 10 x log (10 (<sup>LN</sup><sub>PL\_flat</sub> / 10) + 10 ( LN PLL\_flicker (f) / 10 )



( $V_{CC}$  = 3.0 V,  $-40^{\circ}C \le T_A \le 85^{\circ}C$ ; except as specified.)



(4) Maximum Allowable Temperature Drift for Continuous Lock is how far the temperature can drift in either direction from the value it was at the time that the R0 register was last programmed, and still have the part stay in lock. The action of programming the R0 register, even to the same value, activates a frequency calibration routine. This implies that the part will work over the entire frequency range, but if the temperature drifts more than the maximum allowable drift for continuous lock, then it will be necessary to reload the R0 register to ensure that it stays in lock. Regardless of what temperature the part was initially programmed at, the temperature can never drift outside the frequency range of –40°C  $\leq$ T<sub>A</sub> s5°C without violating specifications.



( $V_{CC}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85 °C; except as specified.)









SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**



# **Electrical Characteristics (continued)**

( $V_{CC}$  = 3.0 V,  $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  85 °C; except as specified.)



(5) The VCO phase noise is measured assuming that the loop bandwidth is sufficiently narrow that the VCO noise dominates. The maximum limits apply only at center frequency and over temperature, assuming that the part is reloaded at each test frequency. Over frequency, the phase noise can vary 1 to 2 dB, with the worst case performance typically occurring at the highest frequency. Over temperature, the phase noise typically varies 1 to 2 dB, assuming the part is reloaded.







SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**



# **Electrical Characteristics (continued)**

( $V_{CC}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85 °C; except as specified.)





( $V_{CC}$  = 3.0 V,  $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  85 °C; except as specified.)



# <span id="page-12-0"></span>**7.6 MICROWIRE Timing Requirements**

See [Figure](#page-18-0) 2 and *Serial Data Timing [Requirements](#page-18-1)*.





# <span id="page-13-1"></span><span id="page-13-0"></span>**7.7 Typical Performance Characteristics**

# See [Table](#page-14-4) 1.





# <span id="page-14-0"></span>**8 Detailed Description**

# <span id="page-14-1"></span>**8.1 Overview**

The LMX2531 is a low-power, high-performance frequency synthesizer system which includes the PLL, VCO, and partially integrated loop filter. *Feature [Description](#page-14-3)* gives a discussion of the various blocks of this device.

# <span id="page-14-2"></span>**8.2 Functional Block Diagram**



# <span id="page-14-3"></span>**8.3 Feature Description**

#### **8.3.1 Reference Oscillator Input**

Because the VCO frequency calibration algorithm is based on clocks from the OSCin pin, there are certain bits that need to be set depending on the OSCin frequency. XTLSEL (R6[22:20]) and XTLDIV (R7[9:8]) are both need to be set based on the OSCin frequency,  $f_{\rm oscin}$ . For some options and for low OSCin frequencies, the XTLMAN (R7[21:10]) and XTLMAN2 (R8[4]) words need to be set to the correct value.

<span id="page-14-4"></span>



**ISTRUMENTS** 

# **Feature Description (continued)**



### **Table 1. OSCin Input Impedance (See [Figure](#page-13-1) 1) (continued)**

### **8.3.2 R Divider**

The R divider divides the OSCin frequency down to the phase detector frequency. The R divider value, R, is restricted to the values of 1, 2, 4, 8, 16, and 32. If R is greater than 8, then this also puts restrictions on the fractional denominator, FDEN, than can be used. This is discussed in greater depth in later sections.

#### **8.3.3 Phase Detector and Charge Pump**

The phase detector compares the outputs of the R and N dividers and puts out a correction current corresponding to the phase error. The phase detector frequency, f<sub>PD</sub>, can be calculated as shown in [Equation](#page-15-0) 1.

$$
f_{PD} = f_{\text{QSCin}} / R \tag{1}
$$

<span id="page-15-0"></span>Choosing  $R = 1$  yields the highest possible phase detector frequency and is optimum for phase noise, although there are restrictions on the maximum phase detector frequency which could force the R value to be larger. The far out PLL noise improves 3 dB for every doubling of the phase detector frequency, but at lower offsets, this effect is much less due to the PLL 1 / f noise. Aside from getting the best PLL phase noise, higher phase detector frequencies also make it easier to filter the noise that the delta-sigma modulator produces, which peaks at an offset frequency of  $f_{\text{PD}}$  / 2 from the carrier. The LMX2531 also has 16 levels of charge pump currents and a highly flexible fractional modulus. Increasing the charge pump current improves the phase noise about 3 dB per doubling of the charge pump current, although there are small diminishing returns as the charge pump current increases.

From a loop filter design and PLL phase noise perspective, one might think to always design with the highest possible phase detector frequency and charge pump current. However, if one considers the worst case fractional spurs that occur at an output frequency equal to 1 channel spacing away from a multiple of the f<sub>OSCin</sub>, then this gives reason to reconsider. If the phase detector frequency or charge pump currents are too high, then these spurs could be degraded, and the loop filter may not be able to filter these spurs as well as theoretically predicted. For optimal spur performance, a phase detector frequency around 2.5 MHz and a charge pump current of 1X are recommended.

#### **8.3.4 N Divider and Fractional Circuitry**

The N divider in the LMX2531 includes fractional compensation and can achieve any fractional denominator between 1 and 4,194,303. The integer portion,  $N<sub>interger</sub>$ , is the whole part of the N divider value and the fractional portion, N<sub>Fractional</sub>, is the remaining fraction. So in general, the total N divider value, N, is determined by [Equation](#page-15-1) 2.

$$
N = N_{\text{Integer}} + N_{\text{Fractional}} \tag{2}
$$

<span id="page-15-1"></span>For example, if the phase detector frequency ( $f_{PD}$ ) was 10 MHz and the VCO frequency ( $f_{VCO}$ ) was 1736.1 MHz, then N would be 173.61. This would imply that  $N_{\text{integer}}$  is 173 and  $N_{\text{Fractional}}$  is 61/100.  $N_{\text{Integer}}$  has some minimum value restrictions that are arise due to the architecture of this divider. The first restrictions arise because the N divider value is actually formed by a quadruple modulus 16/17/20/21 prescaler, which creates minimum divide values. N<sub>Integer</sub> is further restricted because the LMX2531 due to the fractional engine of the N divider.



The fractional word,  $N_{Fractional}$ , is a fraction formed with the NUM and DEN words. In the example used here with the fraction of 61/100,  $\overline{NUM} = 61$  and  $DEN = 100$ . The fractional denominator value, DEN, can be set from 2 to 4,194,303. The case of DEN = 0 makes no sense, because this would cause an infinite N value; the case of 1 makes no sense either (but could be done), because integer mode should be used in these applications. All other values in this range, like 10, 32, 42, 734, or 4,000,000 are all valid. Once the fractional denominator, DEN, is determined, the fractional numerator, NUM, is intended to be varied from 0 to DEN-1.

In general, the fractional denominator, DEN, can be calculated by dividing the phase detector frequency by the greatest common divisor (GCD) of the channel spacing  $(f<sub>CH</sub>)$  and the phase detector frequency. If the channel spacing is not obvious, then it can be calculated as the greatest common divisor of all the desired VCO frequencies.

FDEN = 
$$
k \times f_{PD}
$$
 / GCD  $(f_{PD}, f_{CH})$   $k = 1, 2, 3$ .. (3)

For example, consider the case of a 10 MHz phase detector frequency and a 200 kHz channel spacing at the VCO output. The greatest common divisor of 10 MHz and 200 kHz is just 200 kHz. If one takes 10 MHz divided by 200 kHz, the result is 50. So a fractional denominator of 50, or any multiple of 50 would work in this example. Now consider a case with a 10 MHz phase detector frequency and a 30 kHz channel spacing. The greatest common divisor of 10 MHz and 30 kHz is 10 kHz. The fractional denominator therefore must be a multiple 1000, because this is 10 MHz divided by 10 kHz. For a final example, consider an application with a fixed output frequency of 2110.8 MHz and a OSCin frequency of 19.68 MHz. If the phase detector frequency is chosen to be 19.68 MHz, then the channel spacing can be calculated as the greatest common multiple of 19.68 MHz and 2110.8 MHz, which is 240 kHz. The fractional denominator is therefore a multiple of 41, which is 19.68 MHz / 240 kHz. Refer to *AN-1865 Frequency Synthesis and Planning for PLL Architectures* [\(SNAA061](http://www.ti.com/lit/pdf/SNAA061)) for more details on frequency planning.

To achieve a fractional N value, an integer N divider is modulated between different values. This gives rise to three main degrees of freedom with the LMX2531 delta-sigma engine including the modulator order, dithering, and the way that the fractional portion is expressed. The first degree of freedom is the modulator order, which gives the user the ability to optimize for a particular application. The modulator order can be selected as zero (integer mode), two, three, or four. One simple technique to better understand the impact of the delta-sigma fractional engine on noise and spurs is to tune the VCO to an integer channel and observe the impact of changing the modulator order from integer mode to a higher order. The higher the fractional modulator order is, the lower the spurs theoretically are. However, this is not always the case, and the higher order fractional modulator can sometimes give rise to additional spurious tones, but this is dependent on the application. The second degree of freedom with the LMX2531 delta-sigma engine is dithering. Dithering is often effective in reducing these additional spurious tones, but can add phase noise in some situations. The third degree of freedom is the way that the fraction is expressed. For example, 1/10 can be expressed as 100000/1000000. Expressing the fraction in higher order terms sometimes improves the performance, particularly when dithering is used. In conclusion, there are some guidelines to getting the optimum choice of settings, but these optimum settings are application specific. Refer to *AN-1879 Fractional N Frequency Synthesis* ([SNAA062\)](http://www.ti.com/lit/pdf/SNAA062) for a much more detailed discussion on fractional PLLs and fractional spurs.

# **8.3.5 Partially Integrated Loop Filter**

The LMX2531 integrates the third pole (formed by R3 and C3) and fourth pole (formed by R4 and C4) of the loop filter. The values for C3, C4, R3, and R4 can also be programmed independently through the MICROWIRE interface and also R3 and R4 can be changed during FastLock, for minimum lock time. The larger the values of these components, the stronger the attenuation of the internal loop filter. The maximum attenuation can be achieved by setting R3 = R4 = 40 kΩ and C3 = C4 = 100 pF while the minimum attenuation is achieved by disabling the loop filter by setting EN\_LPFLTR (R6[15]) to zero. Note that when the internal loop filter is disabled, there is still a small amount of input capacitance on front of the VCO on the order of 200 pF.

Because that the internal loop filter is on-chip, it is more effective at reducing certain spurs than the external loop filter. The higher order poles formed by the integrated loop filter are also helpful for attenuating noise due to the delta-sigma modulator. This noise produced by the delta-sigma modulator is outside the loop bandwidth and dependent on the modulator order. Although setting the filtering for maximum attenuation gives the best filtering, it puts increased restrictions on how wide the loop bandwidth of the system can be, which corresponds to the case where the shunt loop filter capacitor, C1, is zero. Increasing the charge pump current and/or the phase detector frequency increases the maximum attainable loop bandwidth when designing with the integrated filter. It

**[LMX2531](http://www.ti.com/product/lmx2531?qgpn=lmx2531)** SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

is recommended to set the internal loop filter as high as possible without restricting the loop bandwidth of the system more than desired. If some setting between the minimum and maximum value is desired, it is preferable to reduce the resistor values before reducing the capacitor values because this will reduce the thermal noise contribution of the loop filter resistors. For design tools and more information on partially integrated loop filters, go to the Clock [Design](http://www.ti.com/lit/pdf/http://www.ti.com/tool/clockdesigntool) Tool on [www.ti.com](http://www.ti.com).

### **8.3.6 Low Noise, Fully Integrated VCO**

The LMX2531 includes a fully integrated VCO, including the inductors. For optimum phase noise performance, this VCO has frequency and phase noise calibration algorithms. The frequency calibration algorithm is necessary because the VCO internally divides up the frequency range into several bands, to achieve a lower tuning gain, and therefore better phase noise performance. The frequency calibration routine is activated any time that the R0 register is programmed. There are several bits including LOCKMODE and XTLSEL that need to be set properly for this calibration to be performed in a reliable fashion. If the temperature shifts considerably and the R0 register is not programmed, then it cannot drift more than the maximum allowable drift for continuous lock,  $\Delta T_{CL}$ , or else the VCO is not ensured to stay in lock. The phase noise calibration algorithm is necessary to achieve the lowest possible phase noise. Each version of the LMX2531, the VCO\_ACI\_SEL bit (R6[19:16]) needs to be set to the correct value to ensure the best possible phase noise.

The gain of the VCO can change considerably over frequency. It is lowest at the minimum frequency and highest at the maximum frequency. This range is specified in *Electrical [Characteristics](#page-5-0)* of the data sheet. When designing the loop filter, the following method is recommended to determine what VCO gain to design to. First, take the geometric mean of the minimum and maximum frequencies that are to be used. Then use a linear approximation to extrapolate the VCO gain. Suppose the application requires the LMX2531LQ2080E PLL to tune from 2100 to 2150 MHz. The geometric mean of these frequencies is sqrt ( $2100 \times 2150$ ) MHz = 2125 MHz. The VCO gain is specified as 9 MHz/V at 1904 MHz and 20 MHz/V at 2274 MHz. Over this range of 370 MHz, the VCO gain changes 11 MHz/V. Therefore, at 2125 MHz, the VCO gain would be approximately  $9 + (2125 - 1904) \times 11 / 370$ = 15.6 MHz/V. Although the VCO gain can change from part to part, this variation is small compared to how much the VCO gain can change over frequency.

<span id="page-17-0"></span>The VCO frequency is related to the other frequencies and divider values as shown in [Equation](#page-17-0) 4.

 $f_{VCO} = f_{PD} \times N = f_{OSCin} \times N / R$  (4)

#### **8.3.7 Programmable VCO Divider**

All options of the LMX2531 offer the option of dividing the VCO output by two to get half of the VCO frequency at the Fout pin. The channel spacing at the Fout pin is also divided by two as well. Because this divide by two is outside feedback path between the VCO and the PLL, enabling does require one to change the N divider, R divider, or loop filter values. When this divider is enabled, there will be some far-out phase noise contribution to the VCO noise. Note that the R0 register should be reprogrammed the first time after the DIV2 bit is enabled or disabled for optimal phase noise performance. The frequency at the Fout pin is related to the VCO frequency and divider value, D, as shown in [Equation](#page-17-1) 5.

<span id="page-17-1"></span> $f_{\text{Fout}} = f_{\text{VCO}} / D$  (5)



#### <span id="page-18-1"></span>**8.3.8 Serial Data Timing Requirements**

See *MICROWIRE Timing [Requirements](#page-12-0)*.



**Figure 2. Serial Data Timing Diagram**

<span id="page-18-0"></span>The DATA is clocked into a shift register on each rising edge of the CLK signal. On the rising edge of the LE signal, the data is sent from the shift registers to an actual counter. There are several other considerations as well:

- A slew rate of at least 30 V/μs is recommended for the CLK, DATA, and LE signals.
- After the programming is complete, the CLK, DATA, and LE signals should be returned to a low state.
- It is recommended to put a small delay between the falling edge of the last CLK pulse and the rising edge of the LE pulse for optimal noise immunity and the most reliable programming.
- Although it is strongly recommended to keep LE low after programming, LE can be kept high if bit R5[23] is changed to 0 (from its default value of 1). If this bit is changed, then the operation of the part is not ensured because it is not tested under these conditions.
- If the CLK and DATA lines are toggled while the in VCO is in lock, as is sometimes the case when these lines are shared with other parts, the phase noise may be degraded during the time of this programming.
- If the part is not programmed, the values of the registers in this part have to be assumed to be random. Therefore, the current consumption and spurs generated by this part can be random. If this is an issue, the CE pin can be held low for more consistent behavior.



# <span id="page-19-0"></span>**8.4 Device Functional Modes**

The LMX2531 operates mainly in the active mode. The other two modes are reset and powerdown modes. The powerdown mode can be achieved by taking the CE pin to 0 V. The reset mode is achieved if the REG\_RST bit is set to 1.

# <span id="page-19-1"></span>**8.5 Programming**

The LMX2531 is programmed using 11 24-bit registers used to control the LMX2531 operation. A 24-bit shift register is used as a temporary register to indirectly program the on-chip registers. The shift register consists of a data field and an address field. The last 4 register bits, CTRL[3:0] form the address field, which is used to decode the internal register address. The remaining 20 bits form the data field DATA[19:0]. While LE is low, serial data is clocked into the shift register upon the rising edge of clock (data is programmed MSB first). When LE goes high, data is transferred from the data field into the selected register bank. Although there are actually 14 registers in this part, only a portion of them should be programmed, because the state of the other hidden registers (R13, R11, and R10) are set during the initialization sequence. Although it is possible to program these hidden registers, as well as a lot of bits that are defined to either 1 or 0, the user should not experiment with these hidden registers and bits, because the parts are not tested under these conditions and doing so will most likely degrade performance.



#### **Table 2. Register Location Truth Table**



# <span id="page-20-0"></span>**8.6 Register Maps**

#### **8.6.1 General Programming Information**

#### **Table 3. Programming Register Structure**



# *8.6.1.1 Initialization Sequence*

The initial loading sequence from a cold start is described in [Table](#page-20-1) 4. The registers must be programmed in order shown. There must be a minimum of 10 ms between the time when R5 is last loaded and R1 is loaded to ensure time for the LDOs to power up properly.

<span id="page-20-1"></span>

### **Table 4. Initialization Sequence**

# *8.6.1.2 Complete Register Content Map*

[Table](#page-21-0) 5 shows all the programmable bits for the LMX2531. No programming order or initialization sequence is implied by [Table](#page-21-0) 5, only the location of the programming information.

<span id="page-21-1"></span><span id="page-21-0"></span>





### <span id="page-22-0"></span>*8.6.1.3 Register R0*

The action of programming the R0 register activates a frequency calibration routine for the VCO. This calibration is necessary to get the VCO to center the tuning voltage for optimal performance. If the temperature drifts considerably, then the PLL should stay in lock, provided that the temperature drift specification is not violated.

#### **8.6.1.3.1 NUM[10:0] and NUM[21:12] -- Fractional Numerator**

The NUM word is split between the R0 register and R1 register. The Numerator bits determine the fractional numerator for the delta-sigma PLL. This value can go from 0 to 4095 when the FDM bit (R3[22]) is 0 (the other bits in this register are ignored), or 0 to 4194303 when the FDM bit is 1.

| <b>FRACTIONAL</b><br><b>NUMERATOR</b> | <b>NUM[21:12]</b> |   |   |   |   |  |   |  |   |  | NUM[11:0] |  |  |  |   |  |   |  |   |  |          |  |
|---------------------------------------|-------------------|---|---|---|---|--|---|--|---|--|-----------|--|--|--|---|--|---|--|---|--|----------|--|
| 0                                     | 0                 | O | 0 |   | 0 |  |   |  |   |  |           |  |  |  |   |  | 0 |  | 0 |  | $\Omega$ |  |
| $\cdots$                              |                   |   |   |   |   |  |   |  |   |  |           |  |  |  |   |  |   |  |   |  |          |  |
| 409503                                |                   |   |   |   |   |  |   |  |   |  |           |  |  |  |   |  |   |  |   |  |          |  |
| 4096                                  | 0                 | 0 | 0 | 0 | 0 |  | 0 |  | 0 |  |           |  |  |  | 0 |  | 0 |  | 0 |  | $\Omega$ |  |
| $\cdots$                              |                   |   |   |   |   |  |   |  |   |  |           |  |  |  |   |  |   |  |   |  |          |  |
| 4194303                               |                   |   |   |   |   |  |   |  |   |  |           |  |  |  |   |  |   |  |   |  |          |  |

**Table 6. Fractional Numerator**

Note that there are restrictions on the fractional numerator value depending on the R divider value if it is 16 or 32.

#### **8.6.1.3.2 N[7:0] and N[10:8]**

The N counter is 11 bits. 8 of these bits are located in the R0 register, and the remaining 3 (MSB bits) are located in the R1 register. The LMX2531 consists of an A, B, and C counter, which work in conjunction with the 16/17/20/21 prescaler to form the final N counter value.





#### *8.6.1.4 Register R1*

#### **8.6.1.4.1 NUM[21:12]**

These are the MSB bits in for the fractional numerator that already have been described.

#### **8.6.1.4.2 N[10:8] -- 3 MSB Bits for the N Counter**

These are the 2 MSB bits for the N counter, which were discussed in *[Register](#page-22-0) R0*.

#### **8.6.1.4.3 ICP[3:0] -- Charge Pump Current**

This bit programs the charge pump current in from 90 µA to 1440 µA in 90 µA steps. In general, higher charge pump currents yield better phase noise for the PLL, but also can cause higher spurs.

**[LMX2531](http://www.ti.com/product/lmx2531?qgpn=lmx2531)** SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

# **Table 8. Charge Pump Current**

0 1X 90

**ICP CHARGE PUMP STATE ICP at 3 VOLTS** (µA)

1 2X 20 20 20 20 380 2 2 270  $3$  360 4 5X 5X 450  $5$  5 6X 6X 540 6 6 530 630 **7X** 630 7 8X 720 8 9X 810 9 10X 900 10 11X 990 11 12X 1080 12 13X 1170 13 14X 1260

#### *8.6.1.5 Register R2*

#### **8.6.1.5.1 R[5:0] -- R Counter Value**

These bits determine the phase detector frequency. The OSCin frequency is divided by this R counter value. Note that only the values of 1, 2, 4, 8, 16, and 32 are allowed.

14 15X 1350 15 16X 1440



#### **Table 9. R Divider Value**

The R counter value can put some restrictions on the fractional denominator. In the case that it is 16, the fractional denominator must be divisible by 2, which is equivalent to saying that the LSB of the fractional denominator word is zero. In the case that the R counter is 32, the two LSB bits of the fractional denominator word must also be zero, which is equivalent to saying that the fractional denominator must be divisible by 4. Because the fractional denominator can be very large, this should cause no issues. For instance, if one wanted to achieve a fractional word of 1/65, and the R counter value was 16, the fractional word could be changed to 4/260, and the same resolution could be achieved.



#### **8.6.1.5.2 DEN[21:12] and DEN[11:0]-- Fractional Denominator**

These bits determine the fractional denominator. Note that the MSB bits for this word are in register R3. If the FDM bit is set to 0, DEN[21:12] are ignored. The fractional denominator should only be set to zero if the fractional circuitry is being disabled by setting ORDER = 1. A value of one never makes sense to use. All other values could reasonably be used in fractional mode.



#### **Table 10. Fractional Denominator**

#### *8.6.1.6 Register R3*

#### **8.6.1.6.1 DEN[21:12] -- Extension for the Fractional Denominator**

These are the MSB bits of the DEN word, which have already been discussed.

#### **8.6.1.6.2 FoLD[3:0] -- Multiplexed Output for Ftest/LD Pin**

The FoLD[3:0] word is used to program the output of the Ftest/LD pin. This pin can be used for a general purpose I/O pin, a lock detect pin, and for diagnostic purposes. When programmed to the digital lock detect state, the output of the Ftest/LD pin will be high when the part is in lock, and low otherwise. Lock is determined by comparing the input phases to the phase detector. The analog lock detect modes put out a high signal with very fast negative pulses, that correspond to when the charge pump comes on. This output can be low pass filtered with an RC filter to determine the lock detect state. If the open drain state is used, a additional pullup resistor is required. For diagnostic purposes, the options that allow one to view the output of the R counter or the N counter can be very useful. Be aware that the output voltage level of the Ftest/LD is not equal to the supply voltage of the part, but rather is given by  $V_{OH}$  and  $V_{OH}$  in *Electrical [Characteristics](#page-5-0)*.





SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

#### **8.6.1.6.3 ORDER -- Order of Delta-Sigma Modulator**

This bit determines the order of the delta-sigma modulator in the PLL. In general, higher order fractional modulators tend to reduce the primary fractional spurs that occur at increments of the channel spacing, but can also create spurs that are at a fraction of the channel spacing, if there is not sufficient filtering. The optimal choice of modulator order is very application specific, however, a third order modulator is a good starting point if not sure what to try first.

#### **Table 12. Delta-Sigma Modulator**



#### **8.6.1.6.4 DITHER -- Dithering**

Dithering is useful in reducing fractional spurs, especially those that occur at a fraction of the channel spacing. The only exception is when the fractional numerator is zero. In this case, dithering usually is not a benefit. Dithering also can sometimes increase the PLL phase noise by a fraction of a dB. In general, if dithering is disabled, phase noise may be slightly better inside the loop bandwidth of the system, but spurs are likely to be worse too.

#### **Table 13. Fractional Dithering**



#### **8.6.1.6.5 FDM -- Fractional Denominator Mode**

When this bit is set to 1, the 10 MSB bits for the fractional numerator and denominator are considered. This allows the fractional denominator to range from 1 to 4,194,303. If this bit is set to zero, only the 12 LSB bits of the fractional numerator and denominator are considered, and this allows a fractional denominator from 1 to 4095. When this bit is disabled, the current consumption is about 0.5 mA lower.

#### **8.6.1.6.6 DIV2**

When this bit is enabled, the output of the VCO is divided by 2. Enabling this bit does have some impact on harmonic content and output power.

#### **Table 14. VCO Output Divider**



#### *8.6.1.7 Register R4*

#### **8.6.1.7.1 TOC[13:0] -- Time-Out Counter for FastLock**

When the value of this word is 3 or less, then FastLock is disabled, and this pin can only be used for general purpose I/O. When this value is 4 or greater, the time-out counter is engaged for the amount of phase detector cycles shown in [Table](#page-26-0) 15.



#### **Table 15. FastLock Timeout Counter**

<span id="page-26-0"></span>

When this count is active, the FLout pin is grounded, the FastLock current is engaged, and the resistors R3 and R4 are also potentially changed. The table below summarizes the bits that control various values in and out of FastLock differences.

#### **Table 16. FastLock Filter Values**



#### **8.6.1.7.2 ICPFL[3:0] -- Charge Pump Current for Fastlock**

When FastLock is enabled, this is the charge pump current that is used for faster lock time.

#### **Table 17. FastLock Charge Pump Current**



#### *8.6.1.8 Register R5*

#### **8.6.1.8.1 EN\_PLL -- Enable Bit for PLL**

When this bit is set to 1 (default), the PLL is powered up, otherwise, it is powered down.

#### **8.6.1.8.2 EN\_VCO -- Enable Bit for the VCO**

When this bit is set to 1 (default), the VCO is powered up, otherwise, it is powered down.

SNAS252S –OCTOBER 2005–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

#### **8.6.1.8.3 EN\_OSC -- Enable Bit for the Oscillator Inverter**

When this bit is set to 1 (default), the reference oscillator is powered up, otherwise it is powered down.

#### **8.6.1.8.4 EN\_VCOLDO -- Enable Bit for the VCO LDO**

When this bit is set to 1 (default), the VCO LDO is powered up, otherwise it is powered down.

#### **8.6.1.8.5 EN\_PLLLDO1 -- Enable Bit for the PLL LDO 1**

When this bit is set to 1 (default), the PLL LDO 1 is powered up, otherwise it is powered down.

#### **8.6.1.8.6 EN\_PLLLDO2 -- Enable Bit for the PLL LDO 2**

When this bit is set to 1 (default), the PLL LDO 2 is powered up, otherwise it is powered down.

#### **8.6.1.8.7 EN\_DIGLDO -- Enable Bit for the digital LDO**

When this bit is set to 1 (default), the Digital LDO is powered up, otherwise it is powered down.

#### **8.6.1.8.8 REG\_RST -- Resets All Registers to Default Settings**

This bit needs to be programmed three times to initialize the part. When this bit is set to one, all registers are set to default mode, and the part is powered down. The second time the R5 register is programmed with REG\_RST = 0, the register reset is released and the default states are still in the registers. However, because the default states for the blocks and LDOs is powered off, it is therefore necessary to program R5 a third time so that all the LDOs and blocks can be programmed to a power up state. When this bit is set to 1, all registers are set to the default modes, but part is powered down. For normal operation, this bit is set to 0. Once this initialization is done, it is not necessary to do this again unless power is removed from the device.

#### *8.6.1.9 Register R6*

#### **8.6.1.9.1 C3\_C4\_ADJ[2:0] -- Value FOR C3 and C4 In The Internal Loop Filter**

#### **Table 18. Internal Loop Filter Capacitors**



#### **8.6.1.9.2 R3\_ADJ\_FL[1:0] -- Value for Internal Loop Filter Resistor R3 During Fastlock**

#### **Table 19. Internal Loop Filter Resistor R3 During Fastlock**





#### **8.6.1.9.3 R3\_ADJ[1:0] -- Value for Internal Loop Filter Resistor R3**

#### **Table 20. Internal Loop Filter Resistor R3**



#### **8.6.1.9.4 R4\_ADJ\_FL[1:0] -- Value for Internal Loop Filter Resistor R4 During Fastlock**

#### **Table 21. Internal Loop Filter Resistor R4 During FastLock**



#### **8.6.1.9.5 R4\_ADJ[1:0] -- Value for Internal Loop Filter Resistor R4**

#### **Table 22. Internal Loop Filter Resistor R4**



#### **8.6.1.9.6 EN\_LPFLTR-- Enable for Partially Integrated Internal Loop Filter**

The Enable Loop Filter bit is used to enable or disable the third and fourth pole on-chip loop filters.

#### **Table 23. Enable Bit for Internal Loop Filter**



#### **8.6.1.9.7 VCO\_ACI\_SEL**

This bit is used to optimize the VCO phase noise. The recommended values are what are used for all testing purposes, and this bit should be set as instructed in the following table.

#### **Table 24. VCO ACI Selection**





#### <span id="page-29-0"></span>**8.6.1.9.8 XTLSEL[2:0] -- OSCin Select**

The XTLSEL bit is used to select between manual oscin mode and one of the automatic modes. The user may choose manual oscin mode (XTLSEL = 4) and program the XTLMAN (R7[21:10]) and XTLMAN2 (R7[4]) bits for a specific OSCin frequency, or one of the automatic modes (XTLSEL = 0, 1, 2, 3). For the LMX2531LQ2080E/2570E options or when the OSCin frequency is less than 8 MHz, manual oscin mode must always be selected. The automatic modes can be used for the other frequency options. When using one of the automatic modes, XTLSEL should be set based on the OSCin frequency.





#### *8.6.1.10 Register R7*

#### <span id="page-29-1"></span>**8.6.1.10.1 XTLDIV[1:0] -- Division Ratio for the OSCin Frequency**

The frequency provided to the VCO frequency calibration circuitry is based on the OSCin frequency divided down by a factor, determined by the XTLDIV word. Note that this division ratio is independent of the R counter value or the phase detector frequency. The necessary division ratio depends on the OSCin frequency and is shown in [Table](#page-29-2) 26.

#### **Table 26. OSCin Division Ratio**

<span id="page-29-2"></span>



#### <span id="page-30-0"></span>**8.6.1.10.2 XTLMAN[11:0] -- Manual OSCin Mode**

XTLMAN must be programmed if word XTLSEL (*[XTLSEL\[2:0\]](#page-29-0) -- OSCin Select*) is set to manual OSCin mode. In the table below, the proper value for XTLMAN is shown based on some common OSCin frequencies (f $_{\rm OSCin}$ ) and various LMX2531 options. For any OSCin frequency XTLMAN can be calculated as 16  $\times$  f<sub>OSCin</sub> / Kbit. f<sub>OSCin</sub> is expressed in MHz and Kbit values for the LMX2531 frequency options can be found in [Table](#page-30-1) 28.





#### **Table 28. Kbit Values for Various LMX2531 Options**

<span id="page-30-1"></span>



#### *8.6.1.11 Register R8*

#### <span id="page-31-1"></span>**8.6.1.11.1 XTLMAN2 -- Manual Crystal Mode Second Adjustment**

This bit also adjusts the calibration timing for lock time. In the case that manual mode for XTLSEL is selected and the OSCin frequency is greater than 40 MHz, this bit should be enabled, otherwise it should be 0.

#### <span id="page-31-2"></span>**8.6.1.11.2 LOCKMODE -- Frequency Calibration Mode**

This bit controls the method for which the VCO frequency calibration is done. The two valid modes are linear mode and mixed mode. Linear mode works by searching through the VCO frequency bands in a consecutive manner. Mixed mode works by initially using a divide and conquer approach and then using a linear approach. For small frequency changes, linear mode is faster and for large frequency changes, mixed mode is faster. Linear mode can always be used, but there are restrictions for when Mixed Mode can be used.



#### **Table 29. Lockmode Settings**

#### *8.6.1.12 Register R9*

All the bits in this register should be programmed as shown in *[Complete](#page-21-1) Register Content Map*.

#### *8.6.1.13 Register R12*

<span id="page-31-0"></span>Even though this register does not have user-selectable bits, it still needs to be programmed. This register should be loaded as shown in *[Complete](#page-21-1) Register Content Map*.



# <span id="page-32-0"></span>**9 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-32-1"></span>**9.1 Application Information**

The LMX2531 can be used in a broad class of applications. In general, they tend to fall in the categories where the output frequency is a nicely related input frequency and those that require fractional mode. The following schematic generally applies to most applications.

# <span id="page-32-2"></span>**9.2 Typical Application**



#### **Table 30. Typical Connection Diagram**



Copyright © 2005–2014, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS252S&partnum=LMX2531) Feedback* 33



# **Typical Application (continued)**

### **9.2.1 Design Requirements**

Consider generating 1500-MHz fixed frequency from a fixed 10-MHz input frequency. This is the situation similar that was used for the LMX2531LQ1500E evaluation board.

For this design example, use the parameters listed in [Table](#page-33-0) 31 as the user-input parameters.

<span id="page-33-0"></span>

#### **Table 31. Design Procedure**

#### **9.2.2 Detailed Design Procedure**

Use the WEBENCH® Clock Architect to calculate the values of C2\_LF and R2\_LF.

Set the device to integer mode and DITHER to disabled.

#### **9.2.3 Application Curves**





### <span id="page-34-0"></span>**9.3 Do's and Don'ts**



# <span id="page-34-1"></span>**10 Power Supply Recommendations**

The device is designed to operate within a recommended supply voltage range of 2.8 V to 3.2 V. Do not exceed the values listed in the *Absolute [Maximum](#page-4-1) Ratings* table. If the supply is not available, ensure that the CLK, DATA, LE, and CE pins are held low. A power-on reset (POR) feature is not available for this device.

# <span id="page-34-2"></span>**11 Layout**

# <span id="page-34-3"></span>**11.1 Layout Guidelines**

For the layout of the LMX2531, perhaps the most important factor is to be aware of the package footprint. The asymmetrical land pattern can cause issues if not correctly done.

#### **11.1.1 Typical Connection Diagram**

#### *11.1.1.1 VccDIG, VccVCO, VccBUF, and VccPLL*

These pins are inputs to voltage regulators. Because the LMX2531 contains internal regulators, the power supply noise rejection is very good and capacitors at this pin are not critical. An RC filter can be used to reduce supply noise, but if the capacitor is too large and is placed too close to these pins, they can sometimes cause phase noise degradation in the 100 — 300 kHz offset range. Recommended values are from open to 1 μF. The 10 Ω series resistors serve to filter power supply noise and isolate these pins from large capacitances.

#### *11.1.1.2 VregDIG*

A bypass capacitor of 10 nF is recommended.

#### *11.1.1.3 VrefVCO*

If the VrefVCO capacitor is changed, it is recommended to keep this capacitor between 1/100 and 1/1000 of the value of the VregVCO capacitor.

#### *11.1.1.4 VregVCO*

Because this pin is the output of a regulator, there are stability concerns if there is not sufficient series resistance. For ceramic capacitors, the ESR (Equivalent Series Resistance) is too low, and it is recommended that a series resistance of  $1 - 3.3 \Omega$  is necessary. If there is insufficient ESR, then there may be degradation in the phase noise, especially in the 100 — 300 kHz offset. Recommended values are from 1 μF to 10 μF.

Copyright © 2005–2014, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS252S&partnum=LMX2531) Feedback* 35



# **Layout Guidelines (continued)**

## *11.1.1.5 VregPLL1VregPLL2*

The choice of the capacitor value at this pin involves a trade-off between integer spurs and phase noise in the 100 — 300 kHz offset range. Using a series resistor of about 220 mΩ in series with a capacitance that has an impedance of about 150 mΩ at the phase detector frequency seems to give an optimal trade-off. For instance, if the phase detector frequency is 2.5 MHz, then make this series capacitor 470 nF. If the phase detector frequency is 10 MHz, make this capacitance about 100 nF.

# **11.2 Layout Example**

<span id="page-35-0"></span>



# <span id="page-36-0"></span>**12 Device and Documentation Support**

# <span id="page-36-1"></span>**12.1 Device Support**

For the Clock Architect tool, go to <http://www.ti.com/lsds/ti/analog/webench/clock-architect.page>

### <span id="page-36-2"></span>**12.2 Trademarks**

All trademarks are the property of their respective owners.

### <span id="page-36-3"></span>**12.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-36-4"></span>**12.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-36-5"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 25-Sep-2024





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 25-Sep-2024



# **MECHANICAL DATA**

# NJG0036A





# **MECHANICAL DATA**

# NJH0036D





# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated