|                                                                                                                                         | SN74ACT1071<br>10-BIT BUS-TERMINATION ARRAY<br>WITH BUS-HOLD FUNCTION<br>SCAS192 – D3994, MARCH 1992 – REVISED APRIL 1993 |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Designed to Ensure Defined Voltage Levels<br>on Floating Bus Lines in CMOS Systems                                                      | D PACKAGE<br>(TOP VIEW)                                                                                                   |
| <ul> <li>Reduces Undershoot and Overshoot</li> <li>Caused By Line Reflections</li> <li>Repetitive Peak Forward</li> </ul>               | D1 1 14 D10<br>D2 2 13 D9                                                                                                 |
| Current I <sub>FRM</sub> = 100 mA<br>Inputs Are TTL-Voltage Compatible                                                                  | GND [] 3 12 [] D8<br>GND [] 4 11 [] V <sub>CC</sub><br>D3 [] 5 10 [] V <sub>CC</sub>                                      |
| <ul> <li>Low Power Consumption (Like CMOS)</li> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883C, Method 3015; Exceeds</li> </ul> | D4 [ 6 9] D7<br>D5 [ 7 8] D6                                                                                              |

**Minimizes High-Speed Switching Noise** description

(C = 200 pF, R = 0)

200 V Using Machine Model

• Center-Pin V<sub>CC</sub> and GND Configuration

This device is designed to terminate bus lines in CMOS systems. The integrated low-impedance diodes clamp the voltage of undershoots and overshoots caused by line reflections and ensure signal integrity. The device also contains a bus-hold function that consists of a CMOS-buffer stage with a high-resistance feedback path between its output and its input. The SN74ACT1071 prevents bus lines from floating without using pullup or pulldown resistors.

The high-impedance inputs of these internal buffers are connected to the input terminals of the device. The feedback path on each internal buffer stage keeps a bus line tied to the bus holder at the last valid logic state generated by an active driver before the bus switches to the high-impedance state.

The SN74ACT1071 is characterized for operation from -40°C to 85°C.

### logic diagram, one of ten channels (positive logic)



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



### SN74ACT1071 10-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION

SCAS192 - D3994, MARCH 1992 - REVISED APRIL 1993

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                                     | -0.5 V to 7 V              |
|---------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Input voltage range, V <sub>1</sub> (see Note 1)0.5 V f                                                                   | to V <sub>CC</sub> + 0.5 V |
| Continuous input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> )                        | ±20 mA                     |
| Positive-peak input clamp current, $I_{IK}$ (V <sub>I</sub> > V <sub>CC</sub> ) (t <sub>w</sub> < 1 µs, duty cycle < 20%) | 100 mA                     |
| Negative-peak input clamp current, $I_{IK}$ (V <sub>I</sub> < 0) ( $t_w$ < 1 µs, duty cycle < 20%)                        | –100 mA                    |
| Storage temperature range                                                                                                 | 65°C to 150°C              |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1. The input periods are the periods and affect device reliability.

NOTE 1: The input negative-voltage rating may be exceeded if the input clamp-current rating is observed.

#### recommended operating conditions

|                |                                | MIN | MAX | UNIT |
|----------------|--------------------------------|-----|-----|------|
| VCC            | Supply voltage                 | 4.5 | 5.5 | V    |
| VIH            | High-level input voltage       | 2.5 |     | V    |
| VIL            | Low-level input voltage        |     | 0.8 | V    |
| VI             | Input voltage                  | 0   | VCC | V    |
| Т <sub>А</sub> | Operating free-air temperature | -40 | 85  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                          |                                 | TA = 25° | С    | MIN                | МАХ   | UNIT               |    |
|-----------------|--------------------------|---------------------------------|----------|------|--------------------|-------|--------------------|----|
| PARAMETER       |                          | TEST CONDITIONS                 | MIN      | TYP† | MAX                |       |                    |    |
| ١ <sub>١L</sub> | $V_{CC}$ = 4.5 to 5.5 V, | $V_{I} = 0.8 V$                 | 0.15     | 0.3  | 0.9                | 0.1   | 1                  | mA |
| ЧН              | $V_{CC}$ = 4.5 to 5.5 V, | V <sub>I</sub> = 2.5 V          | -0.2     | -0.5 | -1.4               | -0.15 | -1.5               | mA |
| VIKL            | I <sub>IN</sub> = -18 mA |                                 |          |      | -1.5               |       | -1.5               | V  |
| VIKH            | I <sub>IN</sub> = 18 mA  |                                 |          |      | V <sub>CC</sub> +2 |       | V <sub>CC</sub> +2 | V  |
| Icc‡            | $V_{CC} = 5.5 V,$        | Inputs open                     |          |      | 4                  |       | 40                 | μA |
| ∆ICC§           | One input at 3.4 V,      | Other inputs at $V_{CC}$ or GND |          |      | 0.9                |       | 1                  | mA |
| Ci              | $V_I = V_{CC}$ or GND    |                                 |          | 3    |                    |       |                    | pF |

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V.

<sup>‡</sup> Inputs may be set high or low prior to the I<sub>CC</sub> measurement.

\$ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.



### SN74ACT1071 **10-BIT BUS-TERMINATION ARRAY** WITH BUS-HOLD FUNCTION

SCAS192 - D3994, MARCH 1992 - REVISED APRIL 1993





Figure 3

VI - Input Voltage - V

VI – Input Voltage – V Figure 4



### SN74ACT1071 10-BIT BUS-TERMINATION ARRAY WITH BUS-HOLD FUNCTION

SCAS192 - D3994, MARCH 1992 - REVISED APRIL 1993

### **APPLICATION INFORMATION**

The SN74ACT1071 terminates the output of a driving device and holds the input of the driven device at the logic level of the driver output prior to establishment of the high-impedance state on that output (see Figure 5).



Figure 5. Bus-Hold Application





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN74ACT1071D     | OBSOLETE      | SOIC         | D                  | 14   |                | TBD             | Call TI                              | Call TI              | -40 to 85    | ACT1071                 |         |
| SN74ACT1071DR    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ACT1071                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ACT1071DR               | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

16-Apr-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ACT1071DR | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

# **D0014A**



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated