









SN65LBC174A, SN75LBC174A

SLLS446G - OCTOBER 2000 - REVISED APRIL 2024

# SNx5LBC174A Quadruple RS-485 Differential Line Drivers

## 1 Features

- Designed for TIA/EIA-485, TIA/EIA-422 and ISO 8482 applications
- Signaling Rates <sup>1</sup>up to 30 Mbps
- Propagation delay times < 11ns
- Low standby power consumption 1.5mA max
- Output ESD protection: 12kV
- Driver positive- and negative-current limiting
- Power-up and power-down glitch-free for line insertion applications
- Thermal shutdown protection
- Industry standard pin-out, compatible With SN75174, MC3487, DS96174, LTC487, and MAX3042

# 2 Applications

- Motor drives
- Factory automation and control

# 3 Description

SN65LBC174A SN75LBC174A The and quadruple differential line drivers with 3-state outputs. designed for TIA/EIA-485 (RS-485), TIA/EIA-422 (RS-422), and ISO 8482 applications.

These devices are optimized for balanced multipoint bus transmission at signaling rates up to 30 million bits per second. The transmission media may be printed-circuit board traces, backplanes, or cables.

The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

Each driver features current limiting and thermalshutdown circuitry making it suitable for high-speed multipoint applications in noisy environments. These devices are designed using LinBiCMOS®, facilitating low power consumption and robustness.

The two EN inputs provide pair-wise driver enabling, or can be externally tied together to provide enable control of all four drivers with one signal. When disabled or powered off, the driver outputs present a high-impedance to the bus for reduced system loading.

The SN75LBC174A is characterized for operation over the temperature range of 0°C to 70°C. The SN65LBC174A is characterized for operation over the temperature range of -40°C to 85°C.

#### Package Information

| PART NUMBER                | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|----------------------------|------------------------|-----------------------------|
|                            | SOIC (DW, 16)          | 10.3mm × 10.3mm             |
| SN65LBC174A<br>SN75LBC174A | SOIC (DW, 20)          | 12.8mm × 10.3mm             |
|                            | PDIP (N, 16)           | 19.3mm × 9.4mm              |

- (1) For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Logic Diagram (Positive Logic)



Logic Diagram (Positive Logic)

<sup>1</sup> The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).



# **Table of Contents**

| 1 Features1                           | 7 Device Functional Modes13                           |
|---------------------------------------|-------------------------------------------------------|
| 2 Applications1                       | 8 Application and Implementation14                    |
| 3 Description1                        | 8.1 Application Information                           |
| 4 Pin Configuration and Functions3    | 9 Device and Documentation Support15                  |
| 5 Specifications4                     | 9.1 Receiving Notification of Documentation Updates15 |
| 5.1 Absolute Maximum Ratings4         | 9.2 Support Resources15                               |
| 5.2 Dissipation Rating Table4         | 9.3 Trademarks                                        |
| 5.3 Recommended Operating Conditions4 | 9.4 Electrostatic Discharge Caution15                 |
| 5.4 Thermal Information5              | 9.5 Glossary                                          |
| 5.5 Electrical Characteristics6       | 10 Revision History15                                 |
| 5.6 Switching Characteristics6        | 11 Mechanical, Packaging, and Orderable               |
| 5.7 Typical Characteristics7          | Information16                                         |
| 6 Parameter Measure Information8      |                                                       |



# **4 Pin Configuration and Functions**





# **5 Specifications**

### **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                      |                                         |                                   | VALUE / UNIT                 |  |
|------------------------------------------------------|-----------------------------------------|-----------------------------------|------------------------------|--|
| Supply voltage range, V <sub>CC</sub> <sup>(2)</sup> |                                         | –0.3 V to 6 V                     |                              |  |
| Voltage range at ar                                  | y bus (DC)                              | –10 V to 15 V                     |                              |  |
| Voltage range at ar                                  | y bus (transient pulse through 100 Ω    | –30 V to 30 V                     |                              |  |
| Input voltage range                                  | at any A or EN terminal, V <sub>I</sub> | –0.5 V to V <sub>CC</sub> + 0.5 V |                              |  |
|                                                      | Lluman hadu madal (3)                   | Y, Z, and GND                     | ±12 kV                       |  |
| Electrostatic discharge                              | Human body model <sup>(3)</sup>         | All pins                          | ±5 kV                        |  |
| discriarge                                           | Charged-device model (4)                | All pins                          | ±1 kV                        |  |
| Storage temperature range, T <sub>stg</sub>          |                                         | −65°C to 150°C                    |                              |  |
| Continuous power dissipation                         |                                         |                                   | See Dissipation Rating Table |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential I/O bus voltages, are with respect to GND.
- (3) Tested in accordance with JEDEC standard 22, Test Method A114-A.
- (4) Tested in accordance with JEDEC standard 22, Test Method C101.

# **5.2 Dissipation Rating Table**

**Table 5-1. Dissipation Rating Table** 

| PACKAGE <sup>(1)</sup> | JEDEC BOARD T <sub>A</sub> ≤ 25°C POWER RATING |         | DERATING FACTOR (2)<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------------------|------------------------------------------------|---------|----------------------------------------------------|---------------------------------------|---------------------------------------|
| 16 DW                  | LOW K                                          | 1200 mW | 9.6 mW/°C                                          | 769 mW                                | 625 mW                                |
| IO DVV                 | HIGH K                                         | 2240 mW | 17.9 mW/°C                                         | 1434 mW                               | 1165 mW                               |
| 20 DW                  | LOW K                                          | 1483 mW | 11.86 mW/°C                                        | 949 mW                                | 771 mW                                |
| 20 DVV                 | HIGH K                                         | 2753 mW | 22 mW/°C                                           | 1762 mW                               | 1432 mW                               |
| 16 N                   | LOW K                                          | 1150 mW | 9.2 mW/°C                                          | 736 mW                                | 598 mW                                |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## **5.3 Recommended Operating Conditions**

|                                           |             | MIN  | NOM | MAX             | UNIT |  |
|-------------------------------------------|-------------|------|-----|-----------------|------|--|
| Supply voltage, V <sub>CC</sub>           |             | 4.75 | 5   | 5.25            | V    |  |
| Voltage at any bus terminal               | Y, Z        | -7   |     | 12              | V    |  |
| High-level input voltage, V <sub>IH</sub> | A. EN       | 2    |     | V <sub>CC</sub> |      |  |
| Low-level input voltage, V <sub>IL</sub>  | A, EN       | 0    |     | 0.8             | v    |  |
| Output current                            |             | -60  |     | 60              | mA   |  |
| Operating free-air                        | SN75LBC174A | 0    |     | 70              | °C   |  |
| temperature, T <sub>A</sub>               | SN65LBC174A | -40  |     | 85              |      |  |

<sup>(2)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.



## **5.4 Thermal Information**

|                        |                                              | SN75ALS174A |           |         |      |  |
|------------------------|----------------------------------------------|-------------|-----------|---------|------|--|
|                        | THERMAL METRIC(1)                            | N (PDIP)    | DW (SOIC) | DW      | UNIT |  |
|                        |                                              | 16 PINS     | 16 PINS   | 20 PINS |      |  |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance       | 60.6        | 71.1      | 66.8    | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 48.1        | 37.4      | 34.4    | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 40.6        | 36.8      | 39.7    | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 27.5        | 13.3      | 8.9     | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 40.3        | 36.4      | 39      | °C/W |  |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | n/a         | n/a       | n/a     | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 5.5 Electrical Characteristics

over recommended operating conditions

|                                | PARAMETER                                                               | TEST CONI                                                            | DITIONS                          | MIN  | TYP <sup>(1)</sup> | MAX             | UNIT |
|--------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------|------|--------------------|-----------------|------|
| V <sub>IK</sub>                | Input clamp voltage                                                     | I <sub>I</sub> = -18 mA                                              |                                  | -1.5 | -0.77              |                 | V    |
| Vo                             | Open-circuit output voltage                                             | Y or Z, No load                                                      |                                  | 0    |                    | $V_{CC}$        | V    |
|                                |                                                                         | No load (open circuit)                                               |                                  | 3    |                    | V <sub>CC</sub> |      |
| $ V_{OD(SS)} $                 | Steady-state differential output voltage magnitude <sup>(2)</sup>       | $R_L$ = 54Ω, See Figure 6-1                                          | 1                                | 1.6  | 2.5                | V               |      |
|                                |                                                                         | With common-mode loading                                             | g, See Figure 6-2                | 1    | 1.6                | 2.5             |      |
| $\Delta V_{OD(SS)}$            | Change in steady-state differential output voltage between logic states | See Figure 6-1                                                       | -0.1                             |      | 0.1                | V               |      |
| V <sub>OC(SS)</sub>            | Steady-state common-mode output voltage                                 | See Figure 6-3                                                       | 2                                | 2.4  | 2.8                | V               |      |
| $\Delta V_{OC(SS)}$            | Change in steady-state common-mode output voltage between logic states  | See Figure 6-3                                                       | -0.02                            |      | 0.02               | V               |      |
| I <sub>I</sub>                 | Input current                                                           | A, EN                                                                |                                  | -50  |                    | 50              | μΑ   |
|                                | Short-circuit output current                                            |                                                                      | V <sub>I</sub> = 0V              | -200 |                    | 200             | mA   |
| I <sub>OS</sub>                | Short-circuit output current                                            | V <sub>TEST</sub> = -7V to 12V, See                                  | V <sub>I</sub> = V <sub>CC</sub> | -200 |                    | 200             | ША   |
| l <sub>OZ</sub>                | High-impedance-state output current                                     | Figure 6-7                                                           | EN at 0V                         | -50  |                    | 50              |      |
| I <sub>O(OFF)</sub>            | Output current with power off                                           |                                                                      | V <sub>CC</sub> = 0V             | -10  |                    | 10              | μA   |
|                                | Cumply gurrant                                                          | \/ = 0\/ or \/ No load                                               | All drivers enabled              |      |                    | 23              | ^    |
| I <sub>CC</sub> Supply current |                                                                         | V <sub>I</sub> = 0V or V <sub>CC,</sub> No load All drivers disabled |                                  |      |                    | 1.5             | mA   |
| C                              | Input Canacitance                                                       | A inputs                                                             |                                  |      | 13                 |                 | pF   |
| C <sub>IN</sub>                | Input Capacitance                                                       | EN inputs                                                            |                                  | 21   |                    | pF              |      |

All typical values are at V<sub>CC</sub> = 5V and 25°C.

# **5.6 Switching Characteristics**

over recommended operating conditions

| PARAI               | METER                                                       | TEST CONDITIONS               | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------|-------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low-to-high level output            |                               | 5.5 | 8   | 11  | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high-to-low level output            |                               | 5.5 | 8   | 11  | ns   |
| t <sub>r</sub>      | Differential output voltage rise time                       |                               | 2   | 7.5 | 11  | ns   |
| t <sub>f</sub>      | Differential output voltage fall time                       | $R_L = 54\Omega, C_L = 50pF,$ | 2   | 7.5 | 11  | ns   |
|                     | Dulas alsouds & I                                           | See Figure 6-4                |     | 0.6 | 2   |      |
| t <sub>sk(p)</sub>  | Pulse skew  t <sub>PLH</sub> – t <sub>PHL</sub>             |                               |     | 0.6 | 2   | ns   |
| t <sub>sk(o)</sub>  | Output skew <sup>(1)</sup>                                  |                               |     |     | 2   | ns   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(2)</sup>                            |                               |     |     | 3   | ns   |
| t <sub>PZH</sub>    | Propagation delay time, high-impedance-to-high-level output | See Figure 6-5                |     |     | 25  | ns   |
| t <sub>PHZ</sub>    | Propagation delay time, high-level-output-to-high impedance | See Figure 0-5                |     |     | 25  | ns   |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance-to-low-level output  | See Figure 6-6                |     |     | 30  | ns   |
| t <sub>PLZ</sub>    | Propagation delay time, low-level-output-to-high impedance  | See Figure 0-0                |     |     | 20  | ns   |

<sup>(1)</sup> Output skew (t<sub>sk(o)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together.

<sup>(2)</sup> The minimum V<sub>OD</sub> may not fully comply with TIA/EIA-485-A at operating temperatures below 0°C. System designers should take the possibly lower output signal into account in determining the maximum signal transmission distance.

<sup>(2)</sup> Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



# 5.7 Typical Characteristics



Figure 5-1. Differential Output Voltage vs Output Current



Figure 5-2. Differential Output Voltage vs Free-air Temperature



Figure 5-3. Propagation Delay Time vs Free-air Temperature



Figure 5-4. Supply Current (Four Channels) vs Signaling Rate







Figure 5-6. Eye Pattern, Pseudorandom Data at + 30Mbps

## **6 Parameter Measure Information**



Figure 6-1. Test Circuit, V<sub>OD</sub> Without Common-Mode Loading



Figure 6-2. Test Circuit,  $V_{\text{OD}}$  With Common-Mode Loading



- $^{\dagger}$  PRR = 1 MHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_O$  = 50  $\Omega$
- ‡ Includes probe and jig capacitance

Figure 6-3.  $V_{OC}$  Test Circuit



- $^{\dagger}$  PRR = 1 MHz, 50% Duty Cycle,  $t_{\text{r}}$  < 6 ns,  $t_{\text{f}}$  < 6 ns,  $Z_{\text{O}}$  = 50  $\Omega$
- <sup>‡</sup> Includes probe and jig capacitance



Figure 6-4. Output Switching Test Circuit and Waveforms





- $^{\dagger}$  PRR = 1 MHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_O$  = 50  $\Omega$
- ‡ Includes probe and jig capacitance
- § 3 V if testing Y output, 0 V if testing Z output



Figure 6-5. Enable Timing Test Circuit and Waveforms,  $t_{PZH}$  and  $t_{PHZ}$ 



- $^{\dagger}$  PRR = 1 MHz, 50% Duty Cycle,  $t_{\text{r}}$  < 6 ns,  $t_{\text{f}}$  < 6 ns,  $Z_{\text{O}}$  = 50  $\Omega$
- ‡ Includes probe and jig capacitance
- § 3 V if testing Y output, 0 V if testing Z output



Figure 6-6. Enable Timing Test Circuit and Waveforms,  $t_{\text{PZL}}$  and  $t_{\text{PLZ}}$ 





Figure 6-7. Test Circuit, Short-Circuit Output Current



Figure 6-8. Test Circuit Waveform, Transient Overvoltage Test



Figure 6-9. Equivalent Input and Output Schematic Diagrams



# 7 Device Functional Modes

Table 7-1. Function table (each driver)

| INPUT <sup>(1)</sup> | ENABLE | OUTPUT | OUTPUT |
|----------------------|--------|--------|--------|
| Α                    | EN     | Y      | Z      |
| L                    | Н      | L      | Н      |
| Н                    | Н      | Н      | L      |
| OPEN                 | Н      | Н      | L      |
| L                    | OPEN   | L      | Н      |
| Н                    | OPEN   | Н      | L      |
| OPEN                 | OPEN   | Н      | L      |
| X                    | L      | Z      | Z      |

<sup>(1)</sup> H = high level, L = low level, X = irrelevant, Z = high impedance (off)



# **8 Application and Implementation**

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information



Figure 8-1. Typical Application Circuit, DSP-to-DSP Link via Serial Peripheral Interface



# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

LinBiCMOS® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision F (October 2009) to Revision G (April 2024)                     | Page        |
|---------------------------------------------------------------------------------------|-------------|
| Changed the numbering format for tables, figures, and cross-references throughout the | e document1 |
| Added the Thermal Information table                                                   | 5           |
|                                                                                       |             |
| Changes from Revision E (July 2008) to Revision F (October 2009)                      | Page        |
| Added C <sub>IN</sub> - Input Capacitance to the Electrical Characteristics table     | 6           |
| Changed the location of Figure 6-9                                                    | 8           |
| Changed Table 7-1 header From: ENABLE G To: ENABLE EN                                 | 13          |
|                                                                                       |             |
| Changes from Revision D (June 2008) to Revision E (July 2008)                         | Page        |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



| Changes from Revision C (June 2008) to Revision D (July 2008)                                       | Page  |
|-----------------------------------------------------------------------------------------------------|-------|
| • Changed Electrostatic discharge-Human body model-Y, Z, and GND From: 13kV To:                     | 11kV4 |
| Changed the Dissipation Rating Table                                                                | 4     |
| Changes from Revision B (June 2001) to Revision C (May 2003)                                        | Page  |
| <ul> <li>Changed Features bullet From: Output ESD Protection Exceeds 13 kV To: Output ES</li> </ul> |       |
| <ul> <li>Changed Features bullet for Industry Standard From: Compatible With SN75174, MC</li> </ul> | *     |
| Compatible With SN75174, MC3487, DS96174, LTC487, and MAX3042                                       | 1     |
| Changes from Revision A (February 2001) to Revision B (June 2001)                                   | Page  |
| Changed DW Package appearance                                                                       | 3     |
| Added Figure 5-5                                                                                    | 7     |
| Changes from Revision * (October 2000) to Revision A (February 2001)                                | Page  |
| Changed multiple items throughout the data sheet                                                    | 1     |
|                                                                                                     |       |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

www.ti.com 20-Aug-2024

#### PACKAGING INFORMATION

| Orderable Device   | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                    | . ,      |              |                    |      |                | . ,          | (6)                           | , ,                |              | . ,                  |         |
| SN65LBC174A16DW    | OBSOLETE | SOIC         | DW                 | 16   |                | TBD          | Call TI                       | Call TI            | -40 to 85    | 65LBC174A            |         |
| SN65LBC174A16DWR   | ACTIVE   | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65LBC174A            | Samples |
| SN65LBC174A16DWRG4 | ACTIVE   | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65LBC174A            | Samples |
| SN65LBC174ADW      | OBSOLETE | SOIC         | DW                 | 20   |                | TBD          | Call TI                       | Call TI            | -40 to 85    | 65LBC174A            |         |
| SN65LBC174ADWR     | ACTIVE   | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65LBC174A            | Samples |
| SN65LBC174AN       | ACTIVE   | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | 65LBC174A            | Samples |
| SN75LBC174A16DW    | OBSOLETE | SOIC         | DW                 | 16   |                | TBD          | Call TI                       | Call TI            | 0 to 70      | 75LBC174A            |         |
| SN75LBC174ADW      | ACTIVE   | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75LBC174A            | Samples |
| SN75LBC174ADWR     | ACTIVE   | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75LBC174A            | Samples |
| SN75LBC174AN       | OBSOLETE | PDIP         | N                  | 16   |                | TBD          | Call TI                       | Call TI            | 0 to 70      | 75LBC174A            |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Aug-2024

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65LBC174A:

Enhanced Product: SN65LBC174A-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LBC174A16DWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| SN65LBC174ADWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN65LBC174ADWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN75LBC174ADWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com 25-Sep-2024



#### \*All dimensions are nominal

| 7 III danierie die Frenman |              |                 |      |      |             |            |             |  |  |  |
|----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| SN65LBC174A16DWR           | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |  |  |
| SN65LBC174ADWR             | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |  |  |  |
| SN65LBC174ADWR             | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |  |  |  |
| SN75LBC174ADWR             | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |  |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LBC174AN  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75LBC174ADW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75LBC174ADW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.





### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.







#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated