



CD74HC4051-EP

SCLS464A - SEPTEMBER 2002 - REVISED JANUARY 2015

# CD74HC4051-EP Analog Multiplexer and Demultiplexer

Technical

Documents

Sample &

Buv

### 1 Features

- Controlled Baseline
  - One Assembly and Test Site, One Fabrication Site
- Extended Temperature Performance of –55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree<sup>(1)</sup>
- Wide Analog Input Voltage Range of ±5 V Max
- Low ON-Resistance
  - 70  $\Omega$  Typical (V<sub>CC</sub> V<sub>EE</sub> = 4.5 V)
  - 40  $\Omega$  Typical (V<sub>CC</sub> V<sub>EE</sub> = 9 V)
- Low Crosstalk Between Switches
- Fast Switching and Propagation Speeds
- Break-Before-Make Switching
- Operation Control Voltage = 2 V to 6 V
- Switch Voltage = 0 V to 10 V
- High Noise Immunity N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub>, V<sub>CC</sub> = 5 V  $^{(1)}$

## 2 Applications

Supports Defense and Aerospace Applications

(1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

### 3 Description

Tools &

Software

The CD74HC4051-EP is a digitally controlled analog switch that uses silicon gate CMOS technology to achieve operating speeds similar to LSTTL, with the low power consumption of standard CMOS integrated circuits.

Support &

Community

20

This analog multiplexer and demultiplexer controls analog voltages that may vary across the voltage supply range (that is,  $V_{CC}$  to  $V_{EE}$ ). These bidirectional switches allow the use of any analog input as an output and vice versa. The switches have low ON-resistance and low OFF leakages. In addition, the device has an enable control (E) that, when high, disables all switches to their OFF state.

### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE   | BODY SIZE (NOM)    |
|---------------|-----------|--------------------|
| CD74HC4051-EP | SOIC (16) | 4.00 mm × 10.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Functional Block Diagram



2

# Table of Contents

| 1 | Fea  | tures                            | 1  |
|---|------|----------------------------------|----|
| 2 | Арр  | lications                        | 1  |
| 3 | Des  | cription                         | 1  |
| 4 | Rev  | ision History                    | 2  |
| 5 | Pin  | Configuration And Functions      | 3  |
| 6 | Spe  | cifications                      | 4  |
|   | 6.1  | Absolute Maximum Ratings         | 4  |
|   | 6.2  | ESD Ratings                      | 4  |
|   | 6.3  | Recommended Operating Conditions | 4  |
|   | 6.4  | Thermal Information              | 5  |
|   | 6.5  | Electrical Characteristics       | 5  |
|   | 6.6  | Analog Channel Characteristics   | 6  |
|   | 6.7  | Switching Characteristics        |    |
|   | 6.8  | Typical Characteristics          | 7  |
| 7 | Para | ameter Measurement Information   | 8  |
| 8 | Deta | ailed Description                | 10 |
|   |      |                                  |    |

## 4 Revision History

#### Changes from Original (September 2002) to Revision A

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

|    | 8.1  | Overview                          | 10 |
|----|------|-----------------------------------|----|
|    | 8.2  | Functional Block Diagram          | 10 |
|    | 8.3  | Feature Description               | 10 |
|    | 8.4  | Device Functional Modes           | 11 |
| 9  | Арр  | lication and Implementation       | 12 |
|    | 9.1  | Application Information           | 12 |
|    | 9.2  | Typical Application               | 12 |
| 10 | Pow  | ver Supply Recommendations        | 15 |
| 11 | Lay  | out                               | 15 |
|    | 11.1 | Layout Guidelines                 | 15 |
|    | 11.2 | Layout Example                    | 15 |
| 12 | Dev  | ice And Documentation Support     | 16 |
|    | 12.1 | Trademarks                        | 16 |
|    | 12.2 | Electrostatic Discharge Caution   | 16 |
|    | 12.3 | Glossary                          | 16 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 16 |
|    |      |                                   |    |

Copyright © 2002-2015, Texas Instruments Incorporated



www.ti.com



#### CD74HC4051-EP SCLS464A – SEPTEMBER 2002 – REVISED JANUARY 2015

## 5 Pin Configuration And Functions



#### **Pin Functions**

| P    | IN  | 1/0 | DESCRIPTION                            |  |  |  |  |  |
|------|-----|-----|----------------------------------------|--|--|--|--|--|
| NAME | NO. | 1/0 | DESCRIPTION                            |  |  |  |  |  |
| A4   | 1   | I/O | Channel 4 input / output               |  |  |  |  |  |
| A6   | 2   | I/O | Channel 6 Input / output               |  |  |  |  |  |
| А    | 3   | I/O | COM OUT/ IN                            |  |  |  |  |  |
| A7   | 4   | I/O | Channel 7 Input / Output               |  |  |  |  |  |
| A5   | 5   | I/O | Channel 5 Input / Output               |  |  |  |  |  |
| Ebar | 6   | I   | Enable input                           |  |  |  |  |  |
| VEE  | 7   | I   | Power input level for incoming Channel |  |  |  |  |  |
| GND  | 8   | I   | Power GND                              |  |  |  |  |  |
| VCC  | 9   | I   | Power input level for outgoing Channel |  |  |  |  |  |
| A2   | 10  | I/O | Channel 2 Input / Output               |  |  |  |  |  |
| A1   | 11  | I/O | Channel 1 Input / Output               |  |  |  |  |  |
| A0   | 12  | I/O | Channel 0 Input / Output               |  |  |  |  |  |
| A3   | 13  | I/O | Channel 3 Input / Output               |  |  |  |  |  |
| S0   | 14  | I   | Address Select Input 0                 |  |  |  |  |  |
| S1   | 15  | I   | Address Select Input 1                 |  |  |  |  |  |
| S2   | 15  | I   | Address Select Input 2                 |  |  |  |  |  |

TEXAS INSTRUMENTS

www.ti.com

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                         |                                                                                                               | MIN  | MAX  | UNIT |
|-------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|
| $V_{CC} - V_{EE}^{(2)}$ |                                                                                                               | -0.5 | 10.5 |      |
| V <sub>CC</sub>         | Supply voltage                                                                                                | -0.5 | 7    | V    |
| V <sub>EE</sub>         |                                                                                                               | 0.5  | -7   |      |
| I <sub>IK</sub>         | Input clamp current (V <sub>I</sub> < $-0.5$ V or V <sub>I</sub> > V <sub>CC</sub> + 0.5 V)                   | -20  | 20   | mA   |
| I <sub>OK</sub>         | Output clamp current (V <sub>O</sub> < V <sub>EE</sub> $-$ 0.5 V or V <sub>O</sub> > V <sub>CC</sub> + 0.5 V) | -20  | 20   | mA   |
|                         | Switch current (V <sub>I</sub> > V <sub>EE</sub> $-$ 0.5 V or V <sub>I</sub> < V <sub>CC</sub> + 0.5 V)       | -25  | 25   | mA   |
|                         | Continuous current through V <sub>CC</sub> or GND                                                             | -50  | 50   | mA   |
| I <sub>EE</sub>         | V <sub>EE</sub> current                                                                                       | 0    | 20   | mA   |
| θ <sub>JA</sub>         | Package thermal impedance <sup>(3)</sup>                                                                      |      | 73   | °C/W |
| TJ                      | Maximum junction temperature                                                                                  |      | 150  | °C   |
| T <sub>stg</sub>        | Storage temperature                                                                                           | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to GND unless otherwise specified.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.2 ESD Ratings

|   |       |                         |                                                                                   | VALUE | UNIT |
|---|-------|-------------------------|-----------------------------------------------------------------------------------|-------|------|
|   |       |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>       | ±2000 |      |
| V | (ESD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                |                                                   |                | MIN             | NOM | MAX             | UNIT |
|----------------|---------------------------------------------------|----------------|-----------------|-----|-----------------|------|
| $V_{CC}$       | Supply voltage <sup>(2)</sup>                     |                | 2 6             |     | 6               | V    |
|                | Supply voltage, V <sub>CC</sub> – V <sub>EE</sub> | (see Figure 4) | 2 10            |     | 10              | V    |
| $V_{EE}$       | Supply voltage, (see (2) ar                       | d Figure 5)    | 0 –6            |     | -6              | V    |
|                |                                                   | VCC = 2 V      | 1.5             |     |                 |      |
| VIH            | High-level input voltage                          | VCC = 4.5 V    | 3.15            |     |                 | V    |
|                |                                                   | VCC = 6 V      | 4.2             |     |                 |      |
|                |                                                   | VCC = 2 V      |                 |     | 0.5             |      |
| VIL            | Low-level input voltage                           | VCC = 4.5 V    |                 |     | 1.35            | V    |
|                |                                                   | VCC = 6 V      |                 |     | 1.8             |      |
| VI             | Input control voltage                             |                | 0               |     | V <sub>CC</sub> | V    |
| VIS            | Analog switch I/O voltage                         |                | V <sub>EE</sub> |     | V <sub>CC</sub> | V    |
|                |                                                   | VCC = 2 V      | 0               |     | 1000            |      |
| t <sub>t</sub> | Input transition (rise and fall) time             | VCC = 4.5 V    | 0               |     | 500             | ns   |
|                |                                                   | VCC = 6 V      | 0               |     | 400             |      |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

(2) In certain applications, the external load resistor current may include both V<sub>CC</sub> and signal-line components. To avoid drawing V<sub>CC</sub> current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.6 V (calculated from r<sub>on</sub> values shown in Electrical Characteristics table). No V<sub>CC</sub> current flows through R<sub>L</sub> if the switch current flows into the COM OUT/IN A terminal.



## **Recommended Operating Conditions**<sup>(1)</sup> (continued)

over operating free-air temperature range (unless otherwise noted)

|                 |                                              | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------|-----|-----|-----|------|
| T <sub>A</sub>  | Operating free-air temperature               | -55 |     | 125 | °C   |
| C <sub>pd</sub> | Power dissipation capacitance <sup>(3)</sup> |     | 50  |     | pF   |

 $C_{pd}$  is used to determine the dynamic power consumption, per package.  $P_D = C_{pd} \; V_{CC}{}^2 \; f_I + \Sigma \; (C_L + C_S) \; V_{CC}{}^2 \; f_O$  $f_O =$  output frequency (3)

 $f_{I} = input frequency$ 

C<sub>L</sub> = output load capacitance

 $C_{S}$  = switch capacitance

V<sub>CC</sub> = supply voltage

### 6.4 Thermal Information

|                       |                                              | CD74HC4051-EP |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)      | UNIT |
|                       |                                              | 16 PINS       |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 81.7          |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 43.1          |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 39.2          | °C/W |
| Ψυτ                   | Junction-to-top characterization parameter   | 10.7          |      |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 38.9          |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEST CONDITIONS                                                                       |                                            | V <sub>EE</sub> | Vee   | Τ,  | ג = 25°C |      | T <sub>A</sub> = −55°C to 125°C |     |      |    |
|-----------------|---------------------------------------------------------------------------------------|--------------------------------------------|-----------------|-------|-----|----------|------|---------------------------------|-----|------|----|
| PARAMETER       | TEST CC                                                                               | VEE                                        | V <sub>cc</sub> | MIN   | TYP | MAX      | MIN  | TYP                             | MAX | UNIT |    |
|                 |                                                                                       |                                            | 0 V             | 4.5 V |     | 70       | 160  |                                 |     | 240  |    |
|                 |                                                                                       | , , , , , , , , , , , , , , , , , , , ,    | 0 V             | 6 V   |     | 60       | 140  |                                 |     | 210  |    |
| -               | $I_0 = 1 \text{ mA}, V_1 = V_{1H} \text{ or}$<br>$V_{1L}$ ,                           |                                            | –4.5 V          | 4.5 V |     | 40       | 120  |                                 |     | 180  | Ω  |
| r <sub>on</sub> | See Figure 1                                                                          |                                            | 0 V             | 4.5 V |     | 90       | 180  |                                 |     | 270  | 12 |
|                 |                                                                                       | $V_{IS} = V_{CC}$ to $V_{EE}$              | 0 V             | 6 V   |     | 80       | 160  |                                 |     | 240  |    |
|                 |                                                                                       |                                            | -4.5 V          | 4.5 V |     | 45       | 130  |                                 |     | 195  |    |
|                 |                                                                                       |                                            |                 |       |     | 10       |      |                                 |     |      |    |
| $\Delta r_{on}$ | Δr <sub>on</sub> Between any two channels                                             |                                            | 0 V             | 6 V   |     | 8.5      |      |                                 |     |      | Ω  |
|                 |                                                                                       |                                            | –4.5 V          | 4.5 V |     | 5        |      |                                 |     |      |    |
|                 | For switch OFF:                                                                       |                                            | 0 V             | 6 V   |     |          | ±0.2 |                                 |     | ±2   |    |
| I <sub>IZ</sub> |                                                                                       |                                            | –5 V            | 5 V   |     |          | ±0.4 |                                 |     | ±4   | μΑ |
| IIL             | $V_{I} = V_{CC}$ or GND                                                               |                                            | 0 V             | 6 V   |     |          | ±0.1 |                                 |     | ±1   | μA |
|                 |                                                                                       | When $V_{IS} = V_{EE}$ , $V_{OS} = V_{CC}$ | 0 V             | 6 V   |     |          | 8    |                                 |     | 160  |    |
| I <sub>CC</sub> | $I_{O} = 0, V_{I} = V_{CC} \text{ or GND}$<br>When $V_{IS} = V_{CC}, V_{OS} = V_{EE}$ |                                            | –5 V            | 5 V   |     |          | 16   |                                 |     | 320  | μA |

SCLS464A-SEPTEMBER 2002-REVISED JANUARY 2015

www.ti.com

ISTRUMENTS

EXAS

## 6.6 Analog Channel Characteristics

 $T_A = 25^{\circ}C$ 

| · A              |                                   |                                          |                 |                 |     |       |     |      |
|------------------|-----------------------------------|------------------------------------------|-----------------|-----------------|-----|-------|-----|------|
|                  | PARAMETER                         | TEST CONDITIONS                          | V <sub>EE</sub> | V <sub>cc</sub> | MIN | TYP   | MAX | UNIT |
| CI               | Switch input capacitance          |                                          |                 |                 |     | 5     |     | pF   |
| C <sub>COM</sub> | Common output capacitance         |                                          |                 |                 |     | 25    |     | pF   |
| 4                | Minimum switch frequency response | See Figure 6, Figure 2, and $^{(1)(2)}$  | –2.25 V         | 2.25 V          |     | 145   |     | MHz  |
|                  | at –3 dB                          | See Figure 6, Figure 2, and CAC          | –4.5 V          | 4.5 V           |     | 180   |     |      |
|                  | Sine wave distortion              | See Figure 7                             | –2.25 V         | 2.25 V          | (   | 0.03% |     |      |
|                  | Sine-wave distortion              | See Figure 7                             | -4.5 V          | 4.5 V           | 0   | .018% |     |      |
|                  |                                   | See Figure 8 Figure 2 and $\binom{2}{3}$ | –2.25 V         | 2.25 V          |     | -73   |     | ٩D   |
|                  | Switch OFF signal feedthrough     | See Figure 8, Figure 3 and $^{(2)(3)}$   | -4.5 V          | 4.5 V           |     | -75   |     | dB   |

### 6.7 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 9)

| DADAMETER        | FROM               | то                     | LOAD                   |                 |                        | ٦   | Г <sub>А</sub> = 25°С |     | T <sub>A</sub> = -5 | 5°C TO 125° | с   |      |    |  |    |  |
|------------------|--------------------|------------------------|------------------------|-----------------|------------------------|-----|-----------------------|-----|---------------------|-------------|-----|------|----|--|----|--|
| PARAMETER        | (INPUT)            | (OUTPUT)               | CAPACITANCE            | V <sub>EE</sub> | V <sub>cc</sub>        | MIN | ТҮР                   | MAX | MIN                 | TYP         | MAX | UNIT |    |  |    |  |
|                  |                    |                        | $C_L = 15 \text{ pF}$  |                 | 5 V                    |     |                       | 4   |                     |             |     |      |    |  |    |  |
|                  |                    |                        |                        |                 | 2 V                    |     |                       | 60  |                     |             | 90  |      |    |  |    |  |
|                  | IN                 | OUT                    | 0 50 - 5               | 0 V             | 4.5 V                  |     |                       | 12  |                     |             | 18  | ns   |    |  |    |  |
| t <sub>pd</sub>  | IN                 | 001                    | C <sub>L</sub> = 50 pF |                 | 6 V                    |     |                       | 10  |                     |             | 15  |      |    |  |    |  |
|                  |                    |                        |                        | -4.5 V          | 4.5 V                  |     |                       | 8   |                     |             | 12  |      |    |  |    |  |
|                  |                    |                        |                        |                 | C <sub>L</sub> = 15 pF |     | 5 V                   |     |                     | 19          |     |      |    |  |    |  |
|                  |                    |                        |                        |                 | 2 V                    |     |                       | 225 |                     |             | 340 |      |    |  |    |  |
|                  | ADDRESS SEL or     | OUT                    | C <sub>L</sub> = 50 pF | 0 V             | 4.5 V                  |     |                       | 45  |                     |             | 68  | ns   |    |  |    |  |
| t <sub>en</sub>  | Ē                  | 001                    | 001                    | 001             | $C_L = 50 \text{ pr}$  |     | 6 V                   |     |                     | 38          |     |      | 57 |  |    |  |
|                  |                    |                        |                        | -4.5 V          | 4.5 V                  |     |                       | 32  |                     |             | 48  |      |    |  |    |  |
|                  |                    |                        | C <sub>L</sub> = 15 pF |                 | 5 V                    |     |                       | 19  |                     |             |     |      |    |  |    |  |
|                  |                    |                        |                        |                 | 2 V                    |     |                       | 225 |                     |             | 340 |      |    |  |    |  |
| t <sub>dis</sub> | ADDRESS SEL or OUT | C <sub>L</sub> = 50 pF | 0 V                    | 4.5 V           |                        |     | 45                    |     |                     | 68          | ns  |      |    |  |    |  |
|                  | _                  |                        | 0 <sub>L</sub> = 50 pF |                 | 6 V                    |     |                       | 38  |                     |             | 57  |      |    |  |    |  |
|                  |                    |                        |                        |                 |                        |     |                       |     | 4.5 V               |             |     | 32   |    |  | 48 |  |
| CI               | Control            |                        | $C_L = 50 \text{ pF}$  |                 |                        |     |                       | 10  |                     |             | 10  | pF   |    |  |    |  |



### 6.8 Typical Characteristics



#### 6.8.1 Recommended Operating Area as a Function of Supply Voltages





### 7 Parameter Measurement Information





Figure 7. Sine-Wave Distortion Test Circuit



Figure 8. Switch OFF Signal Feedthrough Test Circuit





S2

Closed

Open

Closed

Open

Open

50% V<sub>CC</sub>

- tPLZ

- t<sub>PHZ</sub>

10%

90%

VCC

0 V

≈Vcc

VOL

VOH

≈0 V

**S1** 

Open

Closed

Open

Closed

Open

50% V<sub>CC</sub>

50% V<sub>CC</sub>

50% V<sub>CC</sub>

**OUTPUT ENABLE AND DISABLE TIMES** 

### Parameter Measurement Information (continued)



#### PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- NOTES: A. CL includes probe and test-fixture capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following
  - characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 6 ns, t<sub>f</sub> = 6 ns.
  - D. For clock inputs,  $f_{\mbox{max}}$  is measured with the input duty cycle at 50%.
  - The outputs are measured one at a time with one input transition per measurement. E.
  - F. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - G. tpzL and tpzH are the same as ten.
  - H. tpLH and tpHL are the same as tpd.

#### Figure 9. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

9

CD74HC4051-EP SCLS464A-SEPTEMBER 2002-REVISED JANUARY 2015

### 8 Detailed Description

### 8.1 Overview

The CD74HC4051-EP is a digitally controlled analog switch that uses silicon gate CMOS technology to achieve operating speeds similar to LSTTL, with the low-power consumption of standard CMOS integrated circuits.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

This analog multiplexer and demultiplexer controls analog voltages that may vary across the voltage supply range (that is, VCC to VEE). These bidirectional switches allow the use of any analog input as an output and vice versa. The switches have low ON-resistance and low OFF leakages. In addition, the device has an enable control (E) that, when high, disables all switches to their OFF state.



### 8.4 Device Functional Modes

| Table 1. Function Table |    |    |    |            |  |  |  |  |  |
|-------------------------|----|----|----|------------|--|--|--|--|--|
| INPUTS                  |    |    |    | ON CHANNEL |  |  |  |  |  |
| E                       | S2 | S1 | S0 | (S)        |  |  |  |  |  |
| L                       | L  | L  | L  | A0         |  |  |  |  |  |
| L                       | L  | L  | Н  | A1         |  |  |  |  |  |
| L                       | L  | н  | L  | A2         |  |  |  |  |  |
| L                       | L  | Н  | Н  | A3         |  |  |  |  |  |
| L                       | Н  | L  | L  | A4         |  |  |  |  |  |
| L                       | Н  | L  | Н  | A5         |  |  |  |  |  |
| L                       | Н  | Н  | L  | A6         |  |  |  |  |  |
| L                       | Н  | Н  | Н  | A7         |  |  |  |  |  |
| н                       | Х  | Х  | Х  | None       |  |  |  |  |  |





Figure 10. Logic Diagram (Positive Logic)

STRUMENTS

XAS

### **9** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 TTL-to-HC Interface

TTL output voltages and HC input voltages are incompatible, especially between the TTL high-level output voltage ( $V_{OH}$ ) and the HC high-level input voltage ( $V_{IH}$ ). This problem can be solved in two different ways. The first solution is to provide pullup resistors at the TTL outputs to ensure an adequate high-level TTL output voltage. A alternative method requires the use of level shifters.

#### 9.2 Typical Application



Figure 11. Typical Application Schematic TTL-to-HC Interface Using Open-Collector Output.

#### 9.2.1 Design Requirements

Interfacing TTL open-collector outputs to HC-CMOS inputs requires design of pullup circuit balanced with drive capability to achieve timing and VOL-HC input specifications. Similar technique can be applied when using open-drain outputs.

### 9.2.2 Detailed Design Procedure

Using pullup resistors to accommodate TTL output signals to interface with HC input circuits (see Figure 11), the design engineer must choose the resistance that is appropriate for the application. The minimum value of the resistor is determined by the maximum current  $I_{OL}$  that a TTL circuit can supply at the low-level output (V<sub>OL</sub>).

$$R_{p} \min = \frac{V_{CC} \max - V_{OL} \min}{I_{OL} + n \times I_{IL}}$$

where

- n is the number of HC inputs to be driven
- IIL is their input current

 ${\sf I}_{\sf IL},$  having a value of only a few nanoamperes, is negligible in all calculations.

In the case of a SN74ALS03, Equation 2 defines R<sub>p</sub>min:

$$R_{p}\min = \frac{5.5V - 0.4V}{8mA} = 640\Omega$$
(2)

To calculate the upper limit of this resistor, a sufficient  $V_{H}$  high level must be ensured.

$$R_{p} \max = \frac{V_{CC} - V_{IH} \min}{n \times I_{IH}}$$
(3)

In this situation, the input current of HC devices is negligible and very high values also are obtained.

(1)



(4)

(7)

#### www.ti.com

#### Typical Application (continued)

- - -

When calculating the maximum allowable resistance, it is important to ensure that the maximum allowable rise time ( $t_r = 500$  ns) at the HC input is not exceeded. Equation 4 then applies:

$$V_{IH} = V_{CC} (1 - e^{\frac{-t}{R_p \times C}})$$

where

• C is the total load capacitance in the circuit

C is composed of the output capacitance of the driving gate (approximately 10 pF), the total input capacitances of gates to be driven (approximately 5 pF each), and the line capacitance (approximately 1 pF/cm). The actual value is calculated by solving the equation for  $R_p$ :

$$\mathsf{R}_{\mathsf{p}} = \frac{-\mathsf{t}}{\mathsf{C} \times \mathsf{ln}(1 - \frac{3.5\mathsf{V}}{5\mathsf{V}})} \tag{5}$$

Assuming the total capacitance, C, is 30 pF, the maximum resistor is:

$$R_{p} = \frac{-500 \text{ns}}{30 \text{pF} \times \ln(1 - \frac{3.5 \text{V}}{5 \text{V}})} = 14 \text{k}\Omega$$
(6)

Faster rise times result in lower impedance and more power consumption. The previous calculation is based on the assumption that the driving gate has an open collector. Conditions become more satisfactory, however, when a gate with totem-pole output (that is, SN74ALS00) is used. In that case, the gate output provides the voltage to be brought up to the value  $V_{OH} = 2.7$  V in less than 10 ns (the rise time of the TTL signal). The pullup resistor only has to pull the level to 3.5 V within the desired time. According to the previous formula, and with a required rise time of  $t_r = 50$  ns, the resistor is defined by Equation 7:

$$R_{p} \max = \frac{-50 \text{ns} - 10 \text{ns}}{30 \text{pF} \times \ln(1 - \frac{3.5 \text{V} - 2.7 \text{V}}{5 \text{V} - 2.7 \text{V}})} = 3.12 \text{k}\Omega$$

The upper limiting value of the resistor is primarily dictated by the rise time required. The larger the resistance, the longer the rise times and propagation delay times. Reducing the resistance increases speed and power dissipation.

The other method of accommodating TTL signals to HC circuits is accomplished with special level shifters. This solution is not recommended because the level shifter itself has no inherent logic functions and increases component and space requirements.

#### CD74HC4051-EP

SCLS464A-SEPTEMBER 2002-REVISED JANUARY 2015

www.ti.com

NSTRUMENTS

ÈXAS

## **Typical Application (continued)**

## 9.2.3 Application Curves





### **10** Power Supply Recommendations

The threshold voltage of a CMOS circuit is determined by the geometry of the input transistors. These transistors are designed to sink the same input current at the required threshold voltage. The resulting voltage at the output is equivalent to 50% of the supply voltage  $V_{CC}$ . For an HC circuit, the channel width of the P-channel transistor of the input is approximately twice the value of an N-channel transistor. The purpose is to make both transistors have the same current characteristics, thus making the threshold voltage of their input at about 50% of the supply voltage  $V_{CC}$ .

### 11 Layout

### 11.1 Layout Guidelines

Analog channels inputs and outputs should be routed to optimize system requirements. VCC and VEE should have local decoupling capacitance placed close to device. Typical Cin values are 100 pF and 0.01 uF per supply pin.

### 11.2 Layout Example



TEXAS INSTRUMENTS

www.ti.com

## 12 Device And Documentation Support

### 12.1 Trademarks

All trademarks are the property of their respective owners.

### **12.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2002-2015, Texas Instruments Incorporated



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CD74HC4051MM96EP | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | HC4051MEP               | Samples |
| V62/03606-01XE   | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | HC4051MEP               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF CD74HC4051-EP :

- Catalog: CD74HC4051
- Automotive: CD74HC4051-Q1
- Military: CD54HC4051

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are r | nominal         |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD74HC4051MM          | 196EP SOIC      | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HC4051MM96EP | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated