



🕳 Order

Now





**OPA316-Q1, OPA2316-Q1, OPA4316-Q1** JAJSCY2A – NOVEMBER 2016 – REVISED JANUARY 2017

OPAx316-Q1 10MHz、レール・ツー・レール入出力、低電圧、1.8V CMOSオペアンプ

# 1 特長

Texas

INSTRUMENTS

- 車載アプリケーションに対応
- 下記内容でAEC-Q100認定済み:
  - デバイス温度グレード1:動作時周囲温度範囲 -40℃~+125℃
  - デバイスHBM ESD分類レベル3A
  - デバイスCDM ESD分類レベルC5
- ユニティ・ゲイン帯域幅: 10MHz
- 低いl<sub>Q</sub>: 400µA/ch
- 広い電源電圧範囲: 1.8V~5.5V
- ・ 低ノイズ: 1kHz時に11nV/√Hz
- 低い入力バイアス電流: ±5pA
- オフセット電圧: ±0.5mV
- ユニティ・ゲイン安定
- RFI-EMIフィルタを内蔵
- 拡張温度範囲: -40℃~+125℃

# 2 アプリケーション

- 車載用アプリケーション
  - ADAS (先進運転支援システム)
  - 車体エレクトロニクスおよび照明
  - 電流検出
  - バッテリ管理システム

# 3 概要

OPAx316-Q1ファミリのシングルおよびデュアル・オペアン プは、新世代の汎用、低消費電力のオペアンプを代表す る製品です。レール・ツー・レールの入力および出力、低 い静止電流(標準値400μA/ch)、10MHzの広い帯域幅、 非常に低いノイズ(1kHzにおいて11nV/√Hz)という特長か ら、このファミリは優れた速度/電力比を必要とする回路に 適しています。

Support &

Community

入力バイアス電流が小さいため、これらのオペアンプはメ ガオームのソース・インピーダンスを持つアプリケーション に対応できます。OPAx316-Q1は入力バイアス電流が小 さいため、電流ノイズもごく小さく、高インピーダンスのセン サ・インターフェイスに魅力的な選択肢です。

OPAx316-Q1は堅牢に設計されており、ユニティ・ゲイン 安定、RFIおよびEMI除去フィルタの内蔵、オーバードライ ブ状態で位相反転が発生しない、高い静電放電(ESD)保 護(4kV HBM)という特長から、回路設計者が簡単に使用 できます。

これらのデバイスは、最小1.8V (±0.9V)、最大5.5V (± 2.75V)の低電圧での動作に最適化されています。この車 載グレードの低電圧CMOSオペアンプが追加されたこと により、広い帯域幅、低ノイズ、低消費電力で、広範なア プリケーションの要求を満たす製品ファミリとなりました。

|            | 发动用我``     |                    |  |  |  |  |
|------------|------------|--------------------|--|--|--|--|
| 型番         | パッケージ      | 本体サイズ <b>(typ)</b> |  |  |  |  |
| OPA316-Q1  | SOT-23 (5) | 1.60mm×2.90mm      |  |  |  |  |
| OPA2316-Q1 | VSSOP (8)  | 3.00mm×3.00mm      |  |  |  |  |
| OPA4316-Q1 | TSSOP (14) | 4.40mm×5.00mm      |  |  |  |  |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

## 10MHz帯域幅での低い消費電流(400µA/ch)



シングル・ポールのローパス・フィルタ





### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

# 目次

| 1 | 特長   | 5                                | 1              |
|---|------|----------------------------------|----------------|
| 2 | アプ   | ゚リケーション                          | 1              |
| 3 | 概要   | 1                                | 1              |
| 4 | 改訂   | 「履歴                              | 2              |
| 5 | Pin  | Configuration and Functions      | 3              |
| 6 | Spe  | cifications                      | 6              |
|   | 6.1  | Absolute Maximum Ratings         | <mark>6</mark> |
|   | 6.2  | ESD Ratings                      | 6              |
|   | 6.3  | Recommended Operating Conditions | 6              |
|   | 6.4  | Thermal Information: OPA316-Q1   | 7              |
|   | 6.5  | Thermal Information: OPA2316-Q1  | <mark>8</mark> |
|   | 6.6  | Thermal Information: OPA4316-Q1  | 9              |
|   | 6.7  | Electrical Characteristics       | 10             |
|   | 6.8  | Typical Characteristics          | 12             |
| 7 | Deta | ailed Description                | 18             |
|   | 7.1  | Overview                         | 18             |
|   | 7.2  | Functional Block Diagram         | 18             |
|   | 7.3  | Feature Description              | 18             |

#### 2016年11月発行のものから更新

| • | CDM分類レベルをC6から変更                                                                                                        | 1    |
|---|------------------------------------------------------------------------------------------------------------------------|------|
| • | 「製品情報」表からOPA2316S-Q1のパッケージおよび本体サイズの情報を削除                                                                               | 1    |
| • | 「製品情報」表、「熱に関する情報」表、ピン配置図からSC70 (5) (OPA316-Q1)、DFN (8)、MSOP (8)、SOIC (8)<br>(OPA2316-Q1)、SOIC (14)パッケージ(OPA4316-Q1)を削除 | 1    |
| • | Deleted OPA2316S-Q1 pin diagram and Pin Functions table in Pin Configurations and Functions section                    | 3    |
| • | Deleted D (SOIC) package from OPA4316-Q1 pin diagram in Pin Configurations and Functions section                       | 5    |
| • | Changed CDM rating from ±1500 V to ±750 V                                                                              | 6    |
| • | Deleted OPA2316S-Q1 device thermal information in the Thermal Information table                                        | 7    |
| • | Added thermal information for OPA4316-Q1 device                                                                        | 9    |
| • | 削除「ドキュメントのサポート」セクションでTIドキュメント参照のフォーマットに含まれる括弧内の文書番号                                                                    | . 27 |





www.ti.com

Page



www.ti.com

# 5 Pin Configuration and Functions



### Pin Functions: OPA316-Q1

| PIN  |     | 1/0 | DESCRIPTION                                              |  |
|------|-----|-----|----------------------------------------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                                              |  |
| –IN  | 4   | I   | Inverting input                                          |  |
| +IN  | 3   | I   | Noninverting input                                       |  |
| V–   | 2   | —   | Negative supply or ground (for single-supply operation). |  |
| V+   | 5   | —   | Positive supply                                          |  |
| OUT  | 1   | 0   | Output                                                   |  |

OPA316-Q1, OPA2316-Q1, OPA4316-Q1 JAJSCY2A – NOVEMBER 2016 – REVISED JANUARY 2017



www.ti.com

#### OPA2316-Q1 DGK Package 8-Pin VSSOP Top View



## Pin Functions: OPA2316-Q1

| PIN   |     | 1/0 | DESCRIPTION                                              |  |
|-------|-----|-----|----------------------------------------------------------|--|
| NAME  | NO. | 1/0 | DESCRIPTION                                              |  |
| –IN A | 2   | I   | Inverting input, channel A                               |  |
| +IN A | 3   | I   | Noninverting input, channel A                            |  |
| –IN B | 6   | I   | Inverting input, channel B                               |  |
| +IN B | 5   | I   | Noninverting input, channel B                            |  |
| OUT A | 1   | 0   | Output, channel A                                        |  |
| OUT B | 7   | 0   | Output, channel B                                        |  |
| V–    | 4   | —   | Negative supply or ground (for single-supply operation). |  |
| V+    | 8   | _   | Positive supply                                          |  |



OPA316-Q1, OPA2316-Q1, OPA4316-Q1 JAJSCY2A – NOVEMBER 2016 – REVISED JANUARY 2017

#### www.ti.com



#### OPA4316-Q1 PW Package 14-Pin TSSOP Top View

#### Pin Functions: OPA4316-Q1

| PIN   |     | 1/0 | DESCRIPTION                                             |
|-------|-----|-----|---------------------------------------------------------|
| NAME  | NO. | 1/0 | DESCRIPTION                                             |
| –IN A | 2   | I   | Inverting input, channel A                              |
| +IN A | 3   | I   | Noninverting input, channel A                           |
| –IN B | 6   | I   | Inverting input, channel B                              |
| +IN B | 5   | I   | Noninverting input, channel B                           |
| –IN C | 9   | I   | Inverting input, channel C                              |
| +IN C | 10  | I   | Noninverting input, channel C                           |
| –IN D | 13  | I   | Inverting input, channel D                              |
| +IN D | 12  | I   | Noninverting input, channel D                           |
| OUT A | 1   | 0   | Output, channel A                                       |
| OUT B | 7   | 0   | Output, channel B                                       |
| OUT C | 8   | 0   | Output, channel C                                       |
| OUT D | 14  | 0   | Output, channel D                                       |
| V–    | 11  | _   | Negative supply or ground (for single-supply operation) |
| V+    | 4   | _   | Positive supply                                         |

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                                     |                        |              |  | MIN        | MAX               | UNIT |
|-------------------------------------|------------------------|--------------|--|------------|-------------------|------|
| Supply voltage                      |                        |              |  | 7          | V                 |      |
|                                     | $V_{altara}^{(2)}$     | Common-mode  |  | (V–) – 0.5 | (V+) + 0.5        | V    |
| Signal input pins                   | Voltage                | Differential |  |            | (V+) – (V–) + 0.2 | V    |
|                                     | Current <sup>(2)</sup> |              |  | -10        | 10                | mA   |
| Output short-circuit <sup>(3)</sup> |                        |              |  | Continuous |                   |      |
| T <sub>A</sub>                      | Operating ten          | nperature    |  | -55        | 150               | °C   |
| TJ                                  | Junction temp          | perature     |  |            | 150               | °C   |
| T <sub>stg</sub>                    | Storage temp           | erature      |  | -65        | 150               | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

## 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Flastrastatia disabarga | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
|                    | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|         |                       | MIN | MAX | UNIT |
|---------|-----------------------|-----|-----|------|
| $V_{S}$ | Supply voltage        | 1.8 | 5.5 | V    |
|         | Specified temperature | -40 | 125 | °C   |



www.ti.com



www.ti.com

## 6.4 Thermal Information: OPA316-Q1

|                       |                                                             | OPA316-Q1    |      |
|-----------------------|-------------------------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | DBV (SOT-23) | UNIT |
|                       |                                                             | 5 PINS       |      |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 221.7        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>     | 144.7        | °C/W |
| $R_{	heta JB}$        | Junction-to-board thermal resistance <sup>(4)</sup>         | 49.7         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 26.1         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter <sup>(6)</sup> | 49           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{0JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## OPA316-Q1, OPA2316-Q1, OPA4316-Q1

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

www.ti.com

STRUMENTS

XAS

# 6.5 Thermal Information: OPA2316-Q1

|                       |                                                             | OPA2316-Q1  |      |
|-----------------------|-------------------------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | DGK (VSSOP) | UNIT |
|                       |                                                             | 8 PINS      |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 186.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>     | 78.8        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(4)</sup>         | 107.9       | °C/W |
| τιΨ                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 15.5        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter <sup>(6)</sup> | 106.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{0JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



www.ti.com

# 6.6 Thermal Information: OPA4316-Q1

|                       |                                                             | OPA4316-Q1 |      |
|-----------------------|-------------------------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | PW (TSSOP) | UNIT |
|                       |                                                             | 14 PINS    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 117.2      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>     | 46.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(4)</sup>         | 58.9       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 4.9        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter <sup>(6)</sup> | 58.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{0JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

## 6.7 Electrical Characteristics

 $V_S$  (total supply voltage) = (V+) – (V–) = 1.8 V to 5.5 V. at  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S$  / 2,  $V_{CM}$  =  $V_S$  / 2, and  $V_{OUT}$  =  $V_S$  / 2, unless otherwise noted

|                      | PARAMETER                                        | TEST CONDITIONS                                                                                                                                          | MIN        | TYP     | MAX        | UNIT                     |
|----------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|------------|--------------------------|
| OFFSET               | VOLTAGE                                          |                                                                                                                                                          |            |         |            |                          |
| V                    | Input offect voltage                             | $V_{S} = 5 V$                                                                                                                                            |            | ±0.5    | ±2.5       | mV                       |
| VOS                  | input onset voltage                              | $V_{S} = 5 \text{ V}, T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                                       |            |         | ±3.5       | mV                       |
| dV <sub>OS</sub> /dT | Drift                                            | $V_{S} = 5 \text{ V}, T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                                       |            | ±2      | ±10        | μV/°C                    |
|                      |                                                  | V <sub>S</sub> = 1.8 V – 5.5 V, V <sub>CM</sub> = (V–)                                                                                                   |            | ±30     | ±150       | μ٧/٧                     |
| PSRR                 | vs power supply                                  | $V_{S} = 1.8 \text{ V} - 5.5 \text{ V}, V_{CM} = (V-), T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                      |            |         | ±250       | μ٧/٧                     |
|                      | Channel separation, dc                           | At dc                                                                                                                                                    |            | 10      |            | μV/V                     |
| INPUT VC             | DLTAGE RANGE                                     | I                                                                                                                                                        |            |         | I          |                          |
|                      |                                                  | V <sub>S</sub> = 1.8 V to 2.5 V                                                                                                                          | (V–) – 0.2 |         | (V+)       | V                        |
| V <sub>CM</sub>      | Common-mode voltage                              | V <sub>S</sub> = 2.5 V to 5.5 V                                                                                                                          | (V–) – 0.2 |         | (V+) + 0.2 | V                        |
|                      |                                                  | $V_{S} = 1.8 \text{ V}, (V-) - 0.2 \text{ V} < V_{CM} < (V+) - 1.4 \text{ V},$<br>$T_{A}=-40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$            | 70         | 86      |            | dB                       |
| CMRR (               |                                                  | $V_{S} = 5.5 \text{ V}, (V-) - 0.2 \text{ V} < V_{CM} < (V+) - 1.4 \text{ V},$<br>$T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$          | 76         | 90      |            | dB                       |
|                      | Common-mode rejection ratio                      | $V_{S} = 1.8 \text{ V}, V_{CM} = -0.2 \text{ V} \text{ to } 1.8 \text{ V}, T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                  | 57         | 72      |            | dB                       |
|                      |                                                  | $V_{S} = 5.5 \text{ V}, V_{CM} = -0.2 \text{ V} \text{ to } 5.7 \text{ V}, T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                  | 65         | 80      |            | dB                       |
| INPUT BI             | AS CURRENT                                       |                                                                                                                                                          |            |         | r          |                          |
|                      | Input bias current                               |                                                                                                                                                          |            | ±5      | ±15        | pА                       |
| в                    | input bias current                               | $T_A = -40^{\circ}C$ to 125°C                                                                                                                            |            |         | ±15        | nA                       |
|                      | Input offect ourrent                             |                                                                                                                                                          |            | ±2      | ±15        | pА                       |
| IOS                  | input onset current                              | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                                                                                   |            |         | ±8         | nA                       |
| NOISE                |                                                  |                                                                                                                                                          |            |         |            |                          |
| En                   | Input voltage noise (peak-to-peak)               | $V_{S} = 5 V$ , f = 0.1 Hz to 10 Hz                                                                                                                      |            | 3       |            | $\mu V_{PP}$             |
| en                   | Input voltage noise density                      | V <sub>S</sub> = 5 V, f = 1 kHz                                                                                                                          |            | 11      |            | nV/√Hz                   |
| i <sub>n</sub>       | Input current noise density                      | f = 1 kHz                                                                                                                                                |            | 1.3     |            | fA/√Hz                   |
| INPUT IM             | PEDANCE                                          |                                                                                                                                                          |            |         |            |                          |
| Z <sub>ID</sub>      | Differential                                     |                                                                                                                                                          |            | 2    2  |            | 10 <sup>16</sup> Ω    pF |
| ZIC                  | Common-mode                                      |                                                                                                                                                          |            | 2    4  |            | 10 <sup>11</sup> Ω    pF |
| OPEN-LO              | OOP GAIN                                         |                                                                                                                                                          | ļ          |         | Į          |                          |
|                      |                                                  |                                                                                                                                                          | 94         | 100     |            | dB                       |
|                      |                                                  |                                                                                                                                                          | 104        | 110     |            | dB                       |
|                      |                                                  |                                                                                                                                                          | 90         | 96      |            | dB                       |
| ∽ol                  | Open-loop voltage gain                           | $V_{\rm S}$ = 5.5 V, (V–) + 0.15 V < $V_{\rm O}$ < (V+) – 0.15 V, $R_{\rm L}$ = 2 k $\Omega$                                                             | 100        | 106     |            | dB                       |
|                      |                                                  | $ \begin{array}{l} V_S = 5.5 \ V, \ (V-) + 0.05 \ V < V_O < (V+) - 0.05 \ V, \\ R_L = 10 \ k\Omega, \ T_A = -40^\circ C \ to \ 125^\circ C \end{array} $ | 86         |         |            | dB                       |
|                      |                                                  | $ \begin{array}{l} V_S = 5.5 \ V, \ (V-) + 0.15 \ V < V_O < (V+) - 0.15 \ V, \\ R_L = 2 \ k\Omega, \ T_A = -40^\circ C \ to \ 125^\circ C \end{array} $  | 84         |         |            | dB                       |
| FREQUE               | NCY RESPONSE                                     |                                                                                                                                                          | 1          |         |            |                          |
| GBP                  | Gain bandwidth product                           | V <sub>S</sub> = 5 V, G = 1                                                                                                                              |            | 10      |            | MHz                      |
| φ <sub>m</sub>       | Phase margin                                     | V <sub>S</sub> = 5 V, G = 1                                                                                                                              |            | 60      |            | Degrees                  |
| SR                   | Slew rate                                        | V <sub>S</sub> = 5 V, G = 1                                                                                                                              |            | 6       |            | V/µs                     |
| te                   | Settling time                                    | To 0.1%, $V_S = 5 V$ , 2-V step , G = 1, $C_L = 100 \text{ pF}$                                                                                          |            | 1       |            | μS                       |
| •5                   |                                                  | To 0.01%, $V_S$ = 5 V, 2-V step , G = 1, $C_L$ = 100 pF                                                                                                  |            | 1.66    |            | μS                       |
| t <sub>OR</sub>      | Overload recovery time                           | $V_{S} = 5 V, V_{IN} \times gain = V_{S}$                                                                                                                |            | 0.3     |            | μS                       |
| THD + N              | Total harmonic distortion + noise <sup>(1)</sup> | $    V_S = 5 \ V, \ V_O = 0.5 \ V_{RMS}, \ G = 1                                $                                                                        |            | 0.0008% |            |                          |

(1) Third-order filter; bandwidth = 80 kHz at -3 dB.



www.ti.com



#### www.tij.co.jp

# **Electrical Characteristics (continued)**

 $\begin{array}{l} V_{S} \mbox{ (total supply voltage) = (V+) - (V-) = 1.8 \ V \ to \ 5.5 \ V. \\ \mbox{at } T_{A} = 25^{\circ} C, \ R_{L} = 10 \ k\Omega \ \mbox{connected to } V_{S} \ / \ 2, \ V_{CM} = V_{S} \ / \ 2, \ \mbox{and } V_{OUT} = V_{S} \ / \ 2, \ \mbox{unless otherwise noted} \end{array}$ 

|                 | PARAMETER                        | TEST CONDITIONS                                                                                                                      | MIN | TYP | MAX | UNIT |   |
|-----------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|---|
| OUTPU           | т                                |                                                                                                                                      |     |     |     |      |   |
| Vo              |                                  | $V_{S}$ = 1.8 V, $R_{L}$ = 10 k $\Omega$ , $T_{A}$ = -40°C to 125°C                                                                  |     |     | 15  | mV   |   |
|                 | Voltage output swing from supply | $V_{S}$ = 5.5 V, $R_{L}$ = 10 k $\Omega$ , $T_{A}$ = -40°C to 125°C                                                                  |     |     | 30  | mV   |   |
|                 | rails                            | $V_{S}$ = 1.8 V, $R_{L}$ = 2 k $\Omega$ , $T_{A}$ = -40°C to 125°C                                                                   |     |     | 60  | mV   |   |
|                 |                                  | $V_S = 5.5 \text{ V}, \text{ R}_L = 2 \text{ k}\Omega, \text{ T}_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$            |     |     | 120 | mV   |   |
| I <sub>SC</sub> | Short-circuit current            | $V_{\rm S} = 5 V$                                                                                                                    |     | ±50 |     | mA   |   |
| Zo              | Open-loop output impedance       | V <sub>S</sub> = 5 V, f = 10 MHz                                                                                                     |     | 250 |     | Ω    |   |
| POWE            | R SUPPLY                         |                                                                                                                                      |     |     |     |      |   |
| Vs              | Specified voltage                |                                                                                                                                      | 1.8 |     | 5.5 | V    |   |
| Ι <sub>Q</sub>  | Quiescent current per amplifier  | $V_{\rm S} = 5 \text{ V}, \text{ I}_{\rm O} = 0 \text{ mA}, \text{ T}_{\rm A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |     | 400 | 500 | μΑ   |   |
|                 | Power-on time                    | V <sub>S</sub> = 0 V to 5.5 V                                                                                                        |     | 200 |     | μs   | _ |

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

## 6.8 Typical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





www.tij.co.jp



#### www.tij.co.jp

## **Typical Characteristics (continued)**



### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

www.tij.co.jp

## **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





#### www.tij.co.jp

### **Typical Characteristics (continued)**



### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

www.tij.co.jp

# **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.





#### www.tij.co.jp

## **Typical Characteristics (continued)**



# 7 Detailed Description

## 7.1 Overview

The OPAx316-Q1 is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving less than or equal to  $10-k\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the OPAx316-Q1 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them suitable for driving sampling analog-to-digital converters (ADCs).

The OPAx316-Q1 family features 10-MHz bandwidth and 6-V/ $\mu$ s slew rate with only 400- $\mu$ A supply current per channel, providing good ac performance at very-low-power consumption. DC applications are well served with a very-low input noise voltage of 11 nV/ $\sqrt{Hz}$  at 1 kHz, low input bias current (5 pA), and a typical input offset voltage of 0.5-mV.

## 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

# 7.3 Feature Description

## 7.3.1 Operating Voltage

The OPAx316-Q1 operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from -40°C to +125°C. Parameters that vary significantly with operating voltages or temperature are illustrated in the *Typical Characteristics* graphs.



#### www.tij.co.jp

### Feature Description (continued)

### 7.3.2 Rail-to-Rail Input

The input common-mode voltage range of the OPAx316-Q1 series extends 200 mV beyond the supply rails for supply voltages greater than 2.5 V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the *Functional Block Diagram*. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.4 V to 200 mV above the positive supply, whereas the P-channel pair is active for inputs from 200 mV below the negative supply to approximately (V+) - 1.4 V. There is a small transition region, typically (V+) - 1.2 V to (V+) - 1 V, in which both pairs are on. This 200-mV transition region can vary up to 200 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.4 V to (V+) - 1.2 V on the low end, up to (V+) - 1 V to (V+) - 0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can degrade compared to device operation outside this region.

#### 7.3.3 Input and ESD Protection

The OPAx316-Q1 incorporates internal ESD protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA, as stated in *Absolute Maximum Ratings* table. I 37 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications.



図 37. Input Current Protection

## 7.3.4 Common-Mode Rejection Ratio (CMRR)

CMRR for the OPAx316-Q1 is specified in several ways so the user can select the best match for a given application, as shown in the *Electrical Characteristics* table. First, the data sheet gives the CMRR of the device in the common-mode range below the transition region  $[V_{CM} < (V+) - 1.4 V]$ . This specification is the best indicator of device capability when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at  $V_{CM} = -0.2 V$  to 5.7 V for  $V_S = 5.5 V$ . This last value includes the variations shown in  $\mathbb{Z}$  4 through the transition region.

#### 7.3.5 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output can shift from the nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although EMI can affect all operational amplifier pin functions, the signal input pins are likely to be the most susceptible. The OPA316-Q1 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. This filter provides both common-mode and differential-mode filtering. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

TI developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. 🛛 35 illustrates the testing results on the OPAx316-Q1. For more information, see *EMI Rejection Ratio of Operational Amplifiers*.



## Feature Description (continued)

#### 7.3.6 Rail-to-Rail Output

Designed as a low-power, low-noise operational amplifier, the OPAx316-Q1 delivers a robust output drive capability. A class AB output stage with common-source transistors achieves full rail-to-rail output swing capability. For resistive loads of  $10-k\Omega$ , the output swings typically to within 30 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; see  $\boxed{2}$  11.

#### 7.3.7 Capacitive Load and Stability

The OPAx316-Q1 is designed for applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPAx316-Q1 can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. As a conservative best practice, designing for 25% overshoot (40° phase margin) provides improved stability over process variations. The equivalent series resistance (ESR) of some very-large capacitors ( $C_L$  with a value greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See  $\boxtimes 24$  (G = -1 V/V) and  $\boxtimes 25$  (G = 1 V/V).

Inserting a small resistor (typically  $10-\Omega$  to  $20-\Omega$ ) can increase the capacitive load capability of the amplifier in a unity-gain configuration, as shown in 🛛 38. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



**図 38. Improving Capacitive Load Drive** 

#### 7.3.8 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the OPAx316-Q1 is approximately 300 ns.

## 7.4 Device Functional Modes

The OPAx316-Q1 devices are powered on when the supply is connected. The devices can operate as a singlesupply operational amplifier or a dual-supply amplifier, depending on the application.



www.tij.co.jp

## 8 Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 General Configurations

When receiving low-level signals, the device often requires limiting the bandwidth of the incoming signals into the system. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting pin of the amplifier, as 🛛 39 shows.



39. Single-Pole Low-Pass Filter

If even more attenuation is needed, the device requires a multiple-pole filter. The Sallen-Key filter can be used for this task, as 240 shows. For best results, the amplifier must have a bandwidth that is eight to 10 times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



図 40. Two-Pole, Low-Pass, Sallen-Key Filter

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

## 8.2 Typical Application

Some applications require differential signals. 🛛 41 shows a simple circuit to convert a single-ended input of 0.1 V to 2.4 V into a differential output of ±2.3 V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier functions as a buffer and creates a voltage ( $V_{OUT+}$ ). The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ .  $V_{OUT+}$  and  $V_{OUT-}$  range from 0.1 V to 2.4 V. The difference ( $V_{DIFF}$ ) is the difference between  $V_{OUT+}$  and  $V_{OUT-}$ , resulting in a differential output voltage range of 2.3 V.



#### 図 41. Schematic for a Single-Ended Input to Differential Output Conversion

#### 8.2.1 Design Requirements

表 1 lists the design requirements:

|                             | -              |
|-----------------------------|----------------|
| DESIGN PARAMETER            | VALUE          |
| Supply voltage              | 2.7 V          |
| Reference voltage           | 2.5 V          |
| Input voltage               | 0.1 V to 2.4 V |
| Output differential voltage | ±2.3 V         |
| Output common-mode voltage  | 1.25 V         |
| Small-signal bandwidth      | 5 MHz          |

表 1. Design Parameters

#### 8.2.2 Detailed Design Procedure

The circuit in 🛛 41 takes a single-ended input signal (V<sub>IN</sub>) and generates two output signals (V<sub>OUT+</sub> and V<sub>OUT-</sub>) using two amplifiers and a reference voltage (V<sub>REF</sub>). V<sub>OUT+</sub> is the output of the first amplifier and is a buffered version of the input signal (V<sub>IN</sub>), as shown in  $\pm$  1. V<sub>OUT-</sub> is the output of the second amplifier that uses V<sub>REF</sub> to add an offset voltage to V<sub>IN</sub> and feedback to add inverting gain. The transfer function for V<sub>OUT-</sub> is given in  $\pm$  2.

$$V_{OUT+} = V_{IN}$$

$$V_{OUT-} = V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{IN} \times \frac{R_2}{R_1}$$
(2)

The differential output signal (V<sub>DIFF</sub>) is the difference between the two single-ended output signals (V<sub>OUT+</sub> and V<sub>OUT-</sub>).  $\vec{\pm}$  3 shows the transfer function for V<sub>DIFF</sub>. Using conditions in  $\vec{\pm}$  4 and  $\vec{\pm}$  5 and applying the conditions that R<sub>1</sub> = R<sub>2</sub> and R<sub>3</sub> = R<sub>4</sub>, the transfer function is simplified into  $\vec{\pm}$  6. Using this configuration, the maximum input signal is equal to the reference voltage, and the maximum output of each amplifier is equal to V<sub>REF</sub>. The differential output range is 2 × V<sub>REF</sub>. Furthermore, the common-mode voltage is one half of V<sub>REF</sub>, as shown in  $\vec{\pm}$  7.



#### www.tij.co.jp

$$V_{DIFF} = V_{OUT+} - V_{OUT-} = VIN \times \left(1 + \frac{R_2}{R_1}\right) - V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right)$$

$$V_{OUT+} = V_{IN}$$

$$V_{OUT-} = V_{REF} - V_{IN}$$

$$V_{DIFF} = 2 \times V_{IN} - V_{REF}$$

$$V_{CM} = \left(\frac{V_{OUT+} + V_{OUT-}}{2}\right) = \frac{1}{2} V_{REF}$$

$$(3)$$

$$(4)$$

$$(4)$$

$$(5)$$

$$(5)$$

$$(5)$$

$$(6)$$

$$(6)$$

$$(7)$$

#### 8.2.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common-mode input range and output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design, so the OPAx316-Q1 is selected because the bandwidth is greater than the target of 5 MHz. The bandwidth and power ratio makes this device power efficient and the low offset and drift ensure good accuracy for moderate precision applications.

#### 8.2.2.2 Passive Component Selection

Because the transfer function of  $V_{OUT-}$  is heavily reliant on resistors (R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, and R<sub>4</sub>), use resistors with low tolerances to maximize performance and minimize error. This design uses resistors with resistance values of 49.9-k $\Omega$  and tolerances of 0.1%. However, if the noise of the system is a key parameter, smaller resistance values (6-k $\Omega$  or lower) can be selected to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.



## OPA316-Q1, OPA2316-Q1, OPA4316-Q1

JAJSCY2A-NOVEMBER 2016-REVISED JANUARY 2017

#### 8.2.3 Application Curves

The measured transfer functions in  $\boxtimes$  42,  $\boxtimes$  43, and  $\boxtimes$  44 are generated by sweeping the input voltage from 0.1 V to 2.4 V. The full input range is actually 0 V to 2.5 V, but is restricted to 0.1 V to maintain optimal linearity. For more details on this design and other alternative devices that can be used in place of the OPAx316-Q1, see *Single-Ended Input to Differential Output Conversion Circuit Reference Design*.





# 9 Power Supply Recommendations

The OPAx316-Q1 family is specified for operation from 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V); many specifications apply from –40°C to +125°C. The *Typical Characteristics* section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

### 注意

Supply voltages larger than 7 V can permanently damage the device; see the *Absolute Maximum Ratings* table.

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more information on bypass capacitor placement, see the *Layout Guidelines* section.

# 10 Layout

### **10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping  $R_F$  and  $R_G$  close to the inverting input minimizes parasitic capacitance, as shown in  $\boxtimes 45$ .
- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.



### 10.2 Layout Example

Copyright © 2016, Texas Instruments Incorporated

図 45. Operational Amplifier Board Layout for Noninverting Configuration



#### www.tij.co.jp

# 11 デバイスおよびドキュメントのサポート

# 11.1 ドキュメントのサポート

## 11.1.1 関連資料

関連資料については、以下を参照してください:

- 『オペアンプのEMI除去比』
- 『シングル・エンド入力から差動出力への変換回路のリファレンス・デザイン』

## 11.2 関連リンク

表 2 に、クイック・アクセス・リンクの一覧を示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツール とソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。

| 製品         | プロダクト・フォルダ | サンプルとご購入 | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |
|------------|------------|----------|---------|------------|-------------|
| OPA316-Q1  | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |
| OPA2316-Q1 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |
| OPA4316-Q1 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |

#### 表 2. 関連リンク

# 11.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通 知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の 詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

# 11.4 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作 業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有 し、アイディアを検討して、問題解決に役立てることができます。

設計サポート TIの設計サポート 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることが できます。技術サポート用の連絡先情報も参照できます。

## 11.5 商標

E2E is a trademark of Texas Instruments.

## 11.6 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## OPA316-Q1, OPA2316-Q1, OPA4316-Q1

JAJSCY2A - NOVEMBER 2016 - REVISED JANUARY 2017

www.tij.co.jp

# 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              | DOV     |      |         |              | (6)           |                     |              |                |         |
| OPA2316QDGKQ1    | ACTIVE | VSSOP        | DGK     | 8    | 80      | RoHS & Green | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 15E6           | Samples |
| OPA2316QDGKRQ1   | ACTIVE | VSSOP        | DGK     | 8    | 2500    | RoHS & Green | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 15E6           | Samples |
|                  |        |              |         |      |         |              |               |                     |              |                | oumpies |
| OPA316QDBVRQ1    | ACTIVE | SOT-23       | DBV     | 5    | 3000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 15AD           | Samples |
| OPA316QDBVTQ1    | ACTIVE | SOT-23       | DBV     | 5    | 250     | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 15AD           | C1      |
|                  |        |              |         |      |         |              |               |                     |              |                | Samples |
| OPA4316QPWRQ1    | ACTIVE | TSSOP        | PW      | 14   | 2000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 4316Q1         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2316QDGKRQ1 | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA316QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA316QDBVTQ1  | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA4316QPWRQ1  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2316QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA316QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA316QDBVTQ1  | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| OPA4316QPWRQ1  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2316QDGKQ1 | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |

# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **DGK0008A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# **PW0014A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated