**TMP392** JAJSI68 - NOVEMBER 2019 # TMP392 超小型、デュアルチャネル (ホットおよびウォーム・トリップ)、 0.5μA、抵抗によりプログラム可能な温度スイッチ #### 特長 - 温度トリップ・ポイントとヒステリシス選択を抵 抗によりプログラム可能 - 抵抗の公差がゼロ誤差に寄与 - ヒステリシスの選択肢:5℃、10℃、20℃ - 過熱検出用の2つの出力 - チャネル A (過熱・ホット):+30~+124℃、2℃刻 - チャネル B (過熱・ウォーム):+30~+105℃、5℃ 刻み - 精度レベルの選択肢 (最大値、+30℃~+130℃) - A2 レベル:±3.0℃ (+30°C~+70℃で ±1.5℃) - A3 レベル:±3.5℃ (+30°C~+70℃で ±2.0℃) - 非常に低い消費電力: 25℃で 0.5µA (標準値) - 電源電圧: 1.62~5.5V - オープン・ドレイン出力 - トリップ・テスト機能によりインシステム・テス トが可能 - SOT-563 (1.60mm × 1.20mm)、6 ピンのパッケー ジで供給 ### 2 アプリケーション - DC/AC インバータ - DC/DC コンバータ - 温度トランスミッタ - 環境制御システム (ECS) - パワー・ツール - 外付けバッテリ - 照明制御 - 産業用ロボット - マシン・ビジョン - STB / DVR - WLAN/Wi-Fi アクセス・ポイント #### 3 概要 TMP392 デバイスは、30°C~130°Cの範囲でシステムの 熱的イベントを保護および検出できる、抵抗によりプログラ ム可能な2 チャネル超低消費電力温度スイッチのファミリ の製品です。TMP392 は、2 つの過熱 (ホットとウォーム) を検出できます。トリップ温度 (Trpp) と熱ヒステリシス (T<sub>HYST</sub>) は、SETA ピンと SETB ピンに 2 個の E96 系列 抵抗 (公差 1%) を接続することで設定できます。チャネル A の抵抗の範囲は 1.05kΩ~909kΩ で、48 の固有の値 の 1 つを表します。 チャネル B の抵抗の範囲は 10.5k $\Omega$ ~909k $\Omega$ です。 SETA 入力をグランドに接続する抵抗の値でチャネル A の T<sub>TRIP</sub> スレッショルドを設定し、SETB 入力をグランドに 接続する抵抗の値でチャネル B の T<sub>TRIP</sub> スレッショルドを 設定します。また、両方のチャネルの T<sub>HYST</sub> に 5℃または 10℃を選択することで、デジタル出力の不要なスイッチン グを防止できます。SETB 入力がグランドに接続されると、 チャネル A は 20℃のヒステリシスで動作します。抵抗の 精度は、T<sub>TRIP</sub>の精度に影響しません。 顧客がボード・レベルの製造を行えるように、TMP392 は、SETA ピンまたは SETB ピンを使用してデジタル出 力を駆動するトリップ・テスト機能をサポートしています。 #### 製品情報(1) | 型番 パッケージ | | 本体サイズ(公称) | | | | | | |----------|-------------|---------------|--|--|--|--|--| | TMP392 | SOT-563 (6) | 1.60mm×1.20mm | | | | | | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 #### デバイスの比較 | | 型番 | 機能 | 出力タイプ | |---|--------|------------|-----------| | | TMP390 | ホット/コールド | オープン・ドレイン | | Ī | TMP392 | ホット / ウォーム | オーノン・トレイン | #### 概略回路図 | ·— | |----| | | | | | 1 | 特長1 | 7.4 Device Functional Modes10 | |---|----------------------------------------|-------------------------------------| | 2 | アプリケーション1 | 8 Application and Implementation 11 | | 3 | 概要1 | 8.1 Applications Information11 | | 4 | 改訂履歴2 | 8.2 Typical Applications11 | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations 17 | | 6 | Specifications4 | 10 Layout 17 | | - | 6.1 Absolute Maximum Ratings | 10.1 Layout Guidelines 17 | | | 6.2 ESD Ratings | 10.2 Layout Example18 | | | 6.3 Recommended Operating Conditions 4 | 11 デバイスおよびドキュメントのサポート | | | 6.4 Thermal Information | 11.1 ドキュメントの更新通知を受け取る方法 | | | 6.5 Electrical Characteristics5 | 11.2 サポート・リソース19 | | | 6.6 Typical Characteristics | 11.3 商標19 | | 7 | Detailed Description 7 | 11.4 静電気放電に関する注意事項 | | | 7.1 Overview | 11.5 Glossary19 | | | 7.2 Functional Block Diagram 7 | 12 メカニカル、パッケージ、および注文情報 | | | 7.3 Feature Description 7 | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | 日付 | リビジョン | 注 | |-------------|-------|----| | 2019 年 11 月 | * | 初版 | www.ti.com # **5 Pin Configuration and Functions** #### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | | |-----|------|--------------|---------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | 1/0 | DESCRIPTION | | | 1 | SETA | Input | Channel A temperature set point. Connect a standard E96, 1% resistance between SETA and GND. | | | 2 | SETB | Input | Channel B temperature and Hysteresis set point. Connect a standard E96, 1% resistance between SETB and GND. | | | 3 | GND | Ground | Device ground. | | | 4 | OUTB | Logic Output | Channel B logic open-drain active low output. If unused, the output can be left floating or connected to GND. | | | 5 | VDD | Supply | Power supply voltage (1.62 V – 5.5 V). | | | 6 | OUTA | Logic Output | Channel A logic open-drain active low output. If unused, the output can be left floating or connected to GND. | | # TEXAS INSTRUMENTS #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |---------------------------------------|------------|------|-----------|------| | Supply voltage | VDD | -0.3 | 6 | V | | Voltage at | OUTA, OUTB | -0.3 | 6 | V | | Voltage at | SETA, SETB | -0.3 | VDD + 0.3 | V | | Junction temperature, T | J | -55 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -60 | 150 | °C | (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Powering the device when the operating junction temperature is outside the *Recommended Operating Conditions*, may affect the functional operation of the device. The device must be power cycled after the system has returned to conditions as indicated under *Recommended Operating Conditions*. 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|----------| | V | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | <b>v</b> | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-------------------|-------------------------------------------------------------|------|-----|-----------|------| | VDD | Supply voltage | 1.62 | 3.3 | 5.5 | V | | $V_{OUTA}$ | Channel A output pull-up voltage (open-drain) | | | VDD + 0.3 | V | | $V_{\text{OUTB}}$ | Channel B output pull-up voltage (open-drain) | | | VDD + 0.3 | V | | I <sub>SETA</sub> | SETA pin circuit leakage current | -20 | | 20 | nA | | I <sub>SETB</sub> | SETB pin circuit leakage current | -20 | | 20 | nA | | R <sub>PA</sub> | Pullup resistor connected from OUTA to VDDIO <sup>(1)</sup> | 4 | 10 | | kΩ | | R <sub>PB</sub> | Pullup resistor connected from OUTB to VDDIO <sup>(1)</sup> | ' | 10 | | K22 | | T <sub>A</sub> | Operating free-air temperature (specified performance) | -55 | | 130 | °C | <sup>(1)</sup> Where VDDIO is an independent power supply other than VDD, and shall not exceed (VDD + 0.3) V. #### 6.4 Thermal Information | | | TMP392 | | |----------------------|----------------------------------------------|--------|------| | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 230 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 103.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 111.6 | °C/W | | ΨJT | Junction-to-top characterization parameter | 5.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 110.5 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor IC Package Thermal Metrics application report, (SPRA953). www.tij.co.jp #### 6.5 Electrical Characteristics Minimum and maximum specifications are over -55°C to 130°C and VDD = 1.62V - 5.5V (unless otherwise noted); typical specifications are at $T_A = 25$ °C and VDD = 3.3 V. | CP001110 | pecifications are at T <sub>A</sub> = 25°C and VDD = PARAMETER | | ST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------|--------------------------|---------------------------------------------------|-------|------|-----|--------| | TEMPE | | | :SI CONDITIONS | IVIIN | ITP | WAX | UNII | | | RATURE TO DIGITAL CONVERTER | | | | | | | | TEMPE | RATURE MEASUREMENT | | 2222 - 2222 - 1/22 - 2 21/ | | | | | | | | | 30°C to 70°C, VDD = 2.5V to 5.5V <sup>(1)</sup> | -1.5 | ±0.5 | 1.5 | | | | | TMP392A2 | 30°C to 70°C, VDD = 1.62V to 2.5V <sup>(1)</sup> | -2.0 | ±0.5 | 2.0 | °C | | | Trip Point Accuracy | TWF392A2 | 30°C to 130°C, VDD = 2.5V to 5.5V <sup>(1)</sup> | -2.5 | ±0.5 | 2.5 | C | | | | | 30°C to 130°C, VDD = 1.62V to 2.5V <sup>(1)</sup> | -3.0 | ±0.5 | 3.0 | | | | | | 30°C to 70°C <sup>(1)</sup> | -2.0 | ±0.5 | 2.0 | °C | | | | TMP392A3 | 30°C to 130°C <sup>(1)</sup> | -3.5 | | 3.5 | °C | | | | 表 2 selectio | n column 2 | | 5 | | °C | | т | Trip point hystorogic | 表 2 selectio | n column 3 | | 10 | | °C | | T <sub>HYST</sub> | Trip point hysteresis | Channel A o to GND | nly when SETB connected | | 20 | | °C | | TRIP PO | OINT RESISTOR PROGRAMMING | | | | | | | | | SETA resistor range | | | 1.05 | | 909 | kΩ | | | SETB resistor range | | | 10.5 | | 909 | kΩ | | | SETA & SETB resistor tolerance | T <sub>A</sub> =25°C | | -1.0 | | 1.0 | % | | | SETA & SETB resistor temperature coefficient (2) | | | -100 | | 100 | ppm/°C | | | SETA & SETB resistor lifetime drift <sup>(2)</sup> | | | -0.2 | | 0.2 | % | | DIGITA | L INPUT/OUTPUT | | | | | | | | C <sub>IN</sub> | Input capacitance for SETA & SETB (includes PCB) | | | | | 50 | pF | | R <sub>PD</sub> | Internal Pull down resistance | SETA & SET | В | | 125 | | kΩ | | V <sub>OL</sub> | Output logic low level | $I_{OL} = -3 \text{ mA}$ | | 0 | | 0.4 | V | | $I_{LKG}$ | Leakage current on output high level | | | -0.1 | | 0.1 | μΑ | | T <sub>Cov</sub> | Conversion duration | | | | 0.65 | | ms | | T <sub>S</sub> | Sampling period | | | | 0.5 | | S | | | R SUPPLY | <u>I</u> | | | | l | | | IQ | Average Quiescent current | VDD = 1.62\ | / to 3.3V | | 0.5 | 1 | | | I <sub>Standby</sub> | Standby current | | | | 0.25 | | μΑ | | I <sub>Conv</sub> | Conversion current | | | | 135 | | μΑ | | I <sub>SU</sub> | Startup (Reset) peak current | Reset Time i | nterval only. | | 250 | | μΑ | | $V_{POR}$ | Power-on-reset threshold voltage | Supply going | j up | | 1.5 | | V | | | Brownout detect | Supply going | down | | 1.1 | | V | | | Power Reset Time | Time require power up | d by device to reset after | | 10 | | ms | <sup>(1)</sup> Trip point accuracy test conditions is from 30°C to 130°C, since for the TMP392 the trip points for both channels is from 30°C to 124°C <sup>(2)</sup> Recommended Value # TEXAS INSTRUMENTS #### 6.6 Typical Characteristics #### 7 Detailed Description #### 7.1 Overview www.tij.co.jp The TMP392 ultra-low power, dual channel, resistor programmable temperature switches enable detection and protection of system thermal events over a wide temperature range. The TMP392 offers dual overtemperature (hot and warm) detection. Channel A is referred to as the hot channel, and Channel B is referred to as the warm channel. The trip temperatures and hysteresis options are programmed by two E96-series (1%) standard decade value resistors on the SETA and SETB pins. The TMP392 can enable a customer board-level manufacturing test through the trip test function that can force the SETA or SETB pins to logic high to activates the digital outputs. #### 7.2 Functional Block Diagram 図 7. Simplified Schematic #### 7.3 Feature Description The TMP392 requires two resistors to set the two trip points and hysteresis, according to $\frac{1}{8}$ 2 for the hot and warm channel device. The output of the TMP392 is open-drain and requires two pullup resistors. The recommends to use a pullup voltage supply that does not exceed VDD + 0.3 V. The pullup resistors used in between the $\frac{1}{1}$ 0UTA and $\frac{1}{1}$ pins and the pullup supply should be greater than 1 kΩ. The device powers on when the supply voltage goes beyond 1.5 V, and starts sampling the input resistors to set the two trip points and hysteresis value after power-on. These values will remain the same until the device goes through a power cycle. After the device sets the trip points and hysteresis level, the device will update the output every half a second. The conversion time is typically 0.65 ms when the temperature is checked against the trip points and the outputs are updated. The device remains in standby mode between conversions. If either channel is not used, the output can be grounded or left floating. #### 7.3.1 TMP392 Programming Tables The temperature threshold and hysteresis options for the TMP392 device are programmed using two external 1% E96 standard resistors. The specific resistor value to ground on the SETA input sets the temperature threshold of channel A. The specific resistor value to ground on the SETB input sets the temperature threshold of channel B, as well as the hysteresis for both channel A and channel B. #### 表 1. TMP392 Channel A Threshold Setting | CHANNEL A (HOT) TRIP TEMPERATURE (°C) | CHANNEL A NOMINAL 1%<br>RESISTORS (ΚΩ) | CHANNEL A (HOT) TRIP RESET<br>TEMPERATURE (°C) FOR<br>HYSTERESIS = 5°C | CHANNEL A (HOT) TRIP RESET<br>TEMPERATURE (°C) FOR<br>HYSTERESIS = 10°C | |---------------------------------------|----------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------| | 30 | 1.05 | 25 | 20 | | 32 | 1.21 | 27 | 22 | # TEXAS INSTRUMENTS ## **Feature Description (continued)** ## 表 1. TMP392 Channel A Threshold Setting (continued) | CHANNEL A (HOT)<br>TRIP TEMPERATURE<br>(°C) | CHANNEL A NOMINAL 1%<br>RESISTORS (ΚΩ) | CHANNEL A (HOT) TRIP RESET<br>TEMPERATURE (°C) FOR<br>HYSTERESIS = 5°C | CHANNEL A (HOT) TRIP RESET<br>TEMPERATURE (°C) FOR<br>HYSTERESIS = 10°C | | | |---------------------------------------------|----------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--| | 34 | 1.40 | 29 | 24 | | | | 36 | 1.62 | 31 | 26 | | | | 38 | 1.87 | 33 | 28 | | | | 40 | 2.15 | 35 | 30 | | | | 42 | 2.49 | 37 | 32 | | | | 44 | 2.87 | 39 | 34 | | | | 46 | 3.32 | 41 | 36 | | | | 48 | 3.83 | 43 | 38 | | | | 50 | 4.42 | 45 | 40 | | | | 52 | 5.11 | 47 | 42 | | | | 54 | 5.90 | 49 | 44 | | | | 56 | 6.81 | 51 | 46 | | | | 58 | 7.87 | 53 | 48 | | | | 60 | 9.09 | 55 | 50 | | | | 62 | 10.5 | 57 | 52 | | | | 64 | 12.1 | 59 | 54 | | | | 66 | 14.0 | 61 | 56 | | | | 68 | 16.2 | 63 | 58 | | | | 70 | 18.7 | 65 | 60 | | | | 72 | 21.5 | 67 | 62 | | | | 74 | 24.9 | 69 | 64 | | | | 76 | 28.7 | 71 | 66 | | | | 78 | 33.2 | 73 | 68 | | | | 80 | 38.3 | 75 | 70 | | | | 82 | 44.2 | 77 | 72 | | | | 84 | 51.1 | 79 | 74 | | | | 86 | 59.0 | 81 | 76 | | | | 88 | 68.1 | 83 | 78 | | | | 90 | 78.7 | 85 | 80 | | | | 92 | 90.9 | 87 | 82 | | | | 94 | 105 | 89 | 84 | | | | 96 | 121 | 91 | 86 | | | | 98 | 140 | 93 | 88 | | | | 100 | 162 | 95 | 90 | | | | 102 | 187 | 97 | 92 | | | | 104 | 215 | 99 | 94 | | | | 106 | 249 | 101 | 96 | | | | 108 | 287 | 103 | 98 | | | | 110 | 332 | 105 | 100 | | | | 112 | 383 | 107 | 102 | | | | 114 | 442 | 109 | 104 | | | | 116 | 511 | 111 | 106 | | | | 118 | 590 | 113 | 108 | | | | 120 | 681 | 115 | 110 | | | www.tij.co.jp **Feature Description (continued)** # 表 1. TMP392 Channel A Threshold Setting (continued) | CHANNEL A (HOT) TRIP TEMPERATURE (°C) | CHANNEL A NOMINAL 1%<br>RESISTORS (ΚΩ) | CHANNEL A (HOT) TRIP RESET<br>TEMPERATURE (°C) FOR<br>HYSTERESIS = 5°C | CHANNEL A (HOT) TRIP RESET<br>TEMPERATURE (°C) FOR<br>HYSTERESIS = 10°C | | | |---------------------------------------|----------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--| | 122 | 787 | 117 | 112 | | | | 124 | 909 | 119 | 114 | | | 注 When the SETA pin is grounded or left floating during the device power up, the OUTA pin always stays low. The Channel B functionality is not affected by the SETA channel. #### 表 2. TMP392 Channel B Threshold and Hysteresis Setting | CHANNEL B | CHANNEL B NOMINAL | 1% RESISTORS (KΩ) | CHANNEL B (WARM) TRIP RESET TEMPERATURE (°C) | | | |---------------------------------|-------------------|-------------------|----------------------------------------------|-------------------|--| | (WARM) TRIP<br>TEMPERATURE (°C) | HYSTERESIS = 5°C | HYSTERESIS = 10°C | HYSTERESIS = 5°C | HYSTERESIS = 10°C | | | 30 | 90.9 | 105 | 25 | 20 | | | 35 | 78.7 | 121 | 30 | 25 | | | 40 | 68.1 | 140 | 35 | 30 | | | 45 | 59.0 | 162 | 40 | 35 | | | 50 | 51.1 | 187 | 45 | 40 | | | 55 | 44.2 | 215 | 50 | 45 | | | 60 | 38.3 | 249 | 55 | 50 | | | 65 | 33.2 | 287 | 60 | 55 | | | 70 | 28.7 | 332 | 65 | 60 | | | 75 | 24.9 | 383 | 70 | 65 | | | 80 | 21.5 | 442 | 75 | 70 | | | 85 | 18.7 | 511 | 80 | 75 | | | 90 | 16.2 | 590 | 85 | 80 | | | 95 | 14.0 | 681 | 90 | 85 | | | 100 | 12.1 | 787 | 95 | 90 | | | 105 | 10.5 | 909 | 100 | 95 | | 注 When the SETB pin is grounded or left floating during the POR, the OUTB pin always stays low and the Channel A hysteresis is set to 20°C. #### 7.3.2 Trip Test The purpose of the trip test is in system manufacturing test without putting the TMP392 through costly temperature verification of the assembly of TMP392 and pullup resistors. When the SETA or SETB pin is set to a high logic level, the associated output goes low. When the input pin level goes low, the output goes to its previous condition before the trip test. The trip test does not affect the current condition of the device. The trip test signals should stay above $0.8 \times VDD$ for logic high and below $0.2 \times VDD$ for logic low. The trip test operation is shown in 🗵 8. The trip test must be performed with a single toggle when the device is operating at a temperature that will not cause the corresponding output to trip. The trip test is intended for production testing after assembly, and must not be used as a functional feature. 図 8. TMP392 Trip Test Operation #### 7.3.3 20°C Hysteresis The 20°C hysteresis feature is only available on Channel A. To activate the feature, the SETB pin must be connected to ground and SETA pin connected to the resistor to set the appropriate trip point on Channel A. #### 7.4 Device Functional Modes The device has one mode of operation, as described above, that applies when operated within the *Recommended Operating Conditions*. www.ti.com JAJSi68 – NOVEMBER 2 #### 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Applications Information The TMP392 device is part of a family of ultra-low power, dual channel, resistor programmable temperature switches that can enable detection and protection of system thermal events over a wide temperature range. The trip temperatures ( $T_{TRIP}$ ) and hysteresis options are programmed by two E96-series (1%) standard decade value resistors on the SETA and SETB pins. The thermal hysteresis ( $T_{HYST}$ ) function is to prevent undesired digital output switching due to small temperature changes. #### 8.2 Typical Applications #### 8.2.1 Simplified Application Schematic Figure 9 shows the simplified schematic where $R_{SETA}$ and $R_{SETB}$ are used to set channel A trip point (SETA) and channel B trip point and hysteresis for both channels (SETB). SETA and SETB can be programmed at a variety of temperatures based on the device, as <u>described</u> in <u>表 1</u> for channel A trip point, and 表 2 for channel B trip point and hysteresis for both channels. OUTA and OUTB outputs correspond to the temperature threshold detection at SETA and SETB, respectively. Figure 9. Simplified Schematic #### 8.2.1.1 Design Requirements The TMP392 requires two resistors to set the high and low trip points and hysteresis, and two pullup resistors for the open-drain device. TI also highly recommends to place a 0.1- $\mu$ F, power-supply bypassing capacitor close to the VDD supply pin. To minimize the internal power dissipation, use two pullup resistors greater than 1 k $\Omega$ from the OUTA and OUTB pins to the VDD pin. A separate supply, VDDIO, may be used for the pullup voltage to set the output voltage level to the level required by the MCU, as shown in Figure 9. The open-drain output gives flexibility of pulling up to any voltage independent of VDD (VDDIO must be less than or equal to VDD + 0.3 V). This allows for use of longer cables or different power supply options. If a separate voltage level is not required, TI recommends to tie the pullup to the TMP392 VDD. If the SETA or SETB connected resistor value is outside the legal range, the associated output goes to permanent output zero stage and the channel cannot be used. The other channel still will be in operating condition, and device can be used in one channel mode. If the SETB input is grounded or left floating, the Channel B cannot be used and the hysteresis for Channel A will be 20°C. The SETA and SETB connected resistors are measured during POR. If two consecutive measurements are not matching each other, then the device sets the associated channel output to zero and repeats the resistor measurements until the measurements match. When the measurements match, the channel output is released. Note that it is possible to connect some device outputs together by shorting the OUTA or OUTB line. JAJSI68 – NOVEMBER 2019 www.ti.com # TEXAS INSTRUMENTS #### **Typical Applications (continued)** #### 8.2.1.2 Detailed Design Procedure The resistor to ground values on the SETA input sets the $T_{TRIP}$ threshold of Channel A. The resistor to ground value on the SETB input sets the $T_{TRIP}$ threshold of Channel B—as well as the $T_{HYST}$ 5°C and 10°C options. TI recommends that the resistors at SETA and SETB have a 1% tolerance at room temperature. Each resistor can range from 1.05 KΩ to 909 KΩ, representing one of 48 unique values. The exact temperature thresholds and trip points are shown in $\frac{1}{8}$ 1 and $\frac{1}{8}$ 2. The pullup resistors should be at least 1 kΩ to minimize internal power dissipation. To get the correct threshold for resistor values, take care to minimize the board level capacitance and leakage at the SETA and SETB pins. The waveform for the TMP392 output for hot/warm thresholds is shown in Figure 10. The hysteresis can be set to 5°C, 10°C, or 20°C. When the temperature exceeds the hot trip point threshold, OUTA goes low until the temperature drops below the hysteresis threshold. When the temperature exceeds the warm trip threshold, OUTB goes low and returns high after the temperature drops below the hysteresis threshold. If the switch has already tripped and the temperature is in the hysteresis band, a POR event will cause the output to go high after the power is restored. #### 8.2.1.3 Application Curves Figure 10. TMP392 Output With Hot/Warm Thresholds and Hysteresis ## **Typical Applications (continued)** #### 8.2.2 TMP392 With 10°C Hysteresis Figure 11 shows an example circuit for dual overtemperature protection using the TMP392. In this example, the trip points are set at +60°C and +90°C with 10°C hysteresis. This circuit is useful in cases where a lower overtemperature detection may be used to warn the application of rising system temperature and take software corrective actions such as lowering the performance, while the higher overtemperature detection may be used to start a fan to cool the system to a lower temperature. Figure 11. TMP392 Example Circuit at +90°C and +60°C Thresholds With 10°C Hysteresis #### 8.2.2.1 Design Requirements In this example, VDD can be $\geq 3$ V. The output pins may be tied to a switch to control a fan or other analog circuitry. Figure 11 uses $10\text{-k}\Omega$ pullup resistors at the OUTA and OUTB outputs. Place a $0.1\text{-}\mu\text{F}$ bypass capacitor close to the TMP392 device to reduce noise coupled from the power supply. If needed, the output of multiple parts can be connected together. #### 8.2.2.2 Detailed Design Procedure SETA sets the +90°C threshold using 78.7 k $\Omega$ . SETB sets the +60°C trip point and 10°C hysteresis using 249 k $\Omega$ . These values were determined using ${\bf \xi}$ 1 and ${\bf \xi}$ 2. These resistors should have maximum of 1% tolerance at room temperature and 100 ppm/°C or less over the desired temperature range. A summary of the resistor settings used in this example is shown in Table 3. See ${\bf \xi}$ 1 and ${\bf \xi}$ 2 for additional trip points and hysteresis configurations. The switching output of the TMP392 can be visualized with the output diagram shown in Figure 12. It is key to notice that hysteresis is subtracted from both Channel A and Channel B threshold values. OUTA remains high until the sensor reaches +90°C where the output goes low, and returns high after the temperature drops back down to +80°C. OUTB remains high until the sensor reaches +60°C where the output goes low, and returns high after the temperature drops back down to +50°C. **Table 3. Example Resistor Settings and Trip Points** | CHANNEL | RESISTOR SETTING ( $k\Omega$ ) | HYSTERESIS (°C) | TRIP TEMPERATURE (°C) | |---------|--------------------------------|-----------------|-----------------------| | SETA | 78.7 | 40 | +90 | | SETB | 249 | 10 | +60 | ## 8.2.2.3 Application Curve Figure 12. TMP392 Output Response With Hysteresis #### 8.2.3 One Channel Operation for Hot Trip Point up to 124°C Figure 13 shows the TMP392 configured for one channel operation, with a single resistor to set the hot trip point and hysteresis. Table 4 shows the possible resistor values and hysteresis values that may be used for one channel applications. Figure 13. TMP392 One Channel (Hot) Operation Example Circuit With 78°C Trip Point and 5°C Hysteresis | Tahla 4 | Single | Resistor | Ona | Channel | Setting | |-----------|---------|-----------|-----|---------|---------| | I avic 4. | JIIIUIE | 1/6919101 | | CHAINE | Jelliiu | | | 4. Onigie recoision one onami | | | | |-----------------------------------|------------------------------------|-----------------|--|--| | NOMINAL 1% RESISTOR (K $\Omega$ ) | CHANNEL A TRIP<br>TEMPERATURE (°C) | HYSTERESIS (°C) | | | | 10.5 | 62 | 5 | | | | 12.1 | 64 | 5 | | | | 14.0 | 66 | 5 | | | | 16.2 | 68 | 5 | | | | 18.7 | 70 | 5 | | | | 21.5 | 72 | 5 | | | | 24.9 | 74 | 5 | | | | 28.7 | 76 | 5 | | | | 33.2 | 78 | 5 | | | | 38.3 | 80 | 5 | | | | 44.2 | 82 | 5 | | | | 51.1 | 84 | 5 | | | | 59.0 | 86 | 5 | | | | 68.1 | 88 | 5 | | | | 78.7 | 90 | 5 | | | | 90.0 | 92 | 5 | | | | 105 | 94 | 10 | | | | 121 | 96 | 10 | | | | 140 | 98 | 10 | | | | 162 | 100 | 10 | | | | 187 | 102 | 10 | | | Table 4. Single Resistor One Channel Setting (continued) | NOMINAL 1% RESISTOR (K $\Omega$ ) | CHANNEL A TRIP<br>TEMPERATURE (°C) | HYSTERESIS (°C) | |-----------------------------------|------------------------------------|-----------------| | 215 | 104 | 10 | | 249 | 106 | 10 | | 287 | 108 | 10 | | 332 | 110 | 10 | | 383 | 112 | 10 | | 442 | 114 | 10 | | 511 | 116 | 10 | | 590 | 118 | 10 | | 681 | 120 | 10 | | 787 | 122 | 10 | | 909 | 124 | 10 | #### 8.2.3.1 Application Curve Figure 14. TMP392 One Channel (Hot) Operation Thresholds and Hysteresis www.tij.co.jp #### 8.2.4 One Channel Operation for Warm Trip Point from 30°C up to 105°C Figure 15 shows the TMP392 configured for one channel operation, with a single resistor to set the warm trip point and hysteresis. The resistor values for one channel warm trip point is same as described in 表 2. Figure 15. TMP392 One Channel (Warm) Operation Example Circuit With 55°C Trip Point and 10°C Hysteresis #### 9 Power Supply Recommendations The low supply current and wide supply range of the TMP392 allow the device to be powered from many sources. VDDIO must always be lower than or equal to VDD + 0.3 V. Power supply bypassing is strongly recommended by adding a 0.1- $\mu$ F capacitor from VDD to GND. In noisy environments, TI recommends to add a filter with 0.1- $\mu$ F capacitor and 100- $\Omega$ resistor between external supply and VDD to limit the power supply noise. #### 10 Layout #### 10.1 Layout Guidelines The TMP392 is extremely simple to layout. Place the power supply bypass capacitor as close to the device as possible, and connect the capacitor as shown in Figure 16. Place the $R_{\text{SETA}}$ and $R_{\text{SETB}}$ resistors as close to the device as possible. Carefully consider the resistor placement to avoid additional leakage or parasitic capacitance, as this may affect the actual resistor sense value for the trip thresholds and hysteresis. If there is a possibility of moisture condensation on the SETA and SETB circuits, which may lead to additional leakage current, consider adding a conformal coating to the circuits. # 10.2 Layout Example Figure 16. TMP392 Recommended Layout JAJSI68 - NOVEMBER 2019 www.tij.co.jp ### 11 デバイスおよびドキュメントのサポート #### 11.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受 け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細に ついては、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 11.2 サポート・リソース TI E2ETM support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.3 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感 であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 14-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TMP392A2DRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 130 | 1CH | Samples | | TMP392A3DRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 130 | 1Cl | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 14-Feb-2024 PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated