**BQ25770G** JAJSUC9 - APRIL 2024 # BQ25770G GaN HEMT 向け、40V、SMBus、2~5 セル、ナロー VDC 疑似 2 相昇 降圧バッテリ充電コントローラ、システム電力モニタおよびプロセッサ過熱 モニタ搭載 #### 1 特長 - USB-C 拡張電力範囲 (EPR) インターフェイス プラッ トフォーム向け、テキサス・インスツルメンツ特許取得 済みの疑似 2 相昇降圧ナロー電圧 DC (NVDC) チャ ージャ - 2~5 セル バッテリを充電するための 3.5V~40V 入力範囲 - 5mΩ/2mΩ センシング抵抗で、最大 16.3A/30A の充電電流 - 10mΩ/5mΩ センシング抵抗で、最大 8.2A/16.4A の入力電流制限 - USB 2.0、USB 3.0、USB 3.1、USB-C パワーデ リバリ、拡張電力範囲の入力電流設定をサポート - 入力電流オプティマイザ (ICO) により、アダプタの 過負荷を引き起こさずに最大入力電力を抽出 - USB-PD 仕様に準拠した統合型高速ロール スワッ プ (FRS) 機能 - 疑似 2 相降圧、昇降圧、および昇圧動作間のシー ムレスな遷移 - ソース過負荷に対する入力電流および電圧のレギ ュレーション (IINDPM および VINDPM) - アダプタの全負荷時にバッテリでシステムを補完 - IEC-CISPR 32 EMI 仕様に適合する、テキサス・イン スツルメンツ特許取得済みのデュアル ランダム スペク トラム拡散 (DRSS) - 99% を超える電力効率を達成し、バッテリの高速充電 をサポートするためテキサス・インスツルメンツ特許取 得済みパス スルー モード (PTM) - Intel プラットフォーム向けの IMVP8/IMVP9 準拠シス テム機能 - 拡張 Vmin アクティブ保護 (VAP) モードは、最新 の Intel 仕様に準拠したシステム ピーク電力スパイ ク時に入力コンデンサからバッテリを補完します - 包括的な PROCHOT プロファイル - バッテリの摩耗故障を防止する2レベルの放電電 流制限 PROCHOT プロファイル - システム電力モニタ (PSYS) - 専用ピンによる入力およびバッテリ電流モニタ - 内蔵 16 ビット ADC により電圧、電流、電力を監視 - 補完モードでのバッテリ MOSFET の理想ダイオード - バッテリから USB ポートへ電源供給 (USB OTG) - 3V~5V OTG - 10mΩ センシング抵抗で、最大 3A の出力電流制 限 - 600kHz/800kHz プログラマブル スイッチング周波数 - SMBus ホスト制御インターフェイスによる柔軟なシステ ム構成 - 高精度のレギュレーションと監視 - ±0.5% の充電電圧レギュレーション - ±2% の充電電流レギュレーション - ±2% の入力電流レギュレーション - **±2%** の入力 / 充電電流監視 - 安全 - サーマルレギュレーションおよびサーマルシャット ダウン - 入力、システム、バッテリの過電圧保護 - A力、MOSFET、インダクタの過電流保護 - パッケージ:36 ピン、4.0mm × 5.0mm WQFN ### 2 アプリケーション - 標準的ノートPC、Chromebook - 家電製品:バッテリチャージャ、酸素濃縮器 ### 3 概要 BQ25770G は、同期整流 NVDC 昇降圧バッテリ充電コ ントローラであり、USB アダプタ、拡張電力範囲 (EPR) USB-C パワー デリバリ (PD) ソース、標準電力範囲 (SPR) USB-C パワー デリバリ (PD) ソース、従来型のア ダプタなど多様な入力ソースから 2~5 セル バッテリを充 電します。スペースに制約のある 2~5 セルのバッテリ充 電アプリケーション向けに、部品点数が少なく高効率のソリ ューションを実現します。 NVDC 構成により、システムをバッテリの電圧に応じてレギ ュレートしながら、システムの最低電圧を下回らないように 維持できます。バッテリが完全に放電した場合や取り外さ れた場合でも、システムは動作を続けられます。負荷電力 が入力電源の定格を超過すると、バッテリは補完モードに 移行し、システムの故障を防止します。 ### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイ<br>ズ <sup>(2)</sup> | 本体サイズ (公称) | |----------|----------------------|------------------------------|--------------------| | BQ25770G | REE (WQFN, 36) | | 4.00mm ×<br>5.00mm | - 供給されているすべてのパッケージについては、セクション 13 を 参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 電源投入時に、充電器は入力電源およびバッテリの状況に基づいてコンバータを降圧、昇圧、昇降圧型のいずれかの構成に設定します。充電器はホストの制御なしに、降圧、昇圧、昇降圧型の動作モードをシームレスに遷移します。テキサス・インスツルメンツ特許取得済みの疑似 2 相コンバータは、ハイパワー降圧モードで 2 相をインターリーブできるため、放熱を向上し、各インダクタを小型化できます。同時に、昇圧側スイッチング MOSFET を 2 個しか必要としないため、昇圧モードでの電力動作が制限され、システム全体の面積とコストを節約できます。 入力ソースがない場合、BQ25770G は $2\sim5$ セル バッテリによる USB On-the-Go (OTG) 機能をサポートし、20mV 分解能で VBUS に調整可能な $3V\sim5V$ の出力を生成します。 バッテリのみをシステム電源とし、USB OTG ポートに外部負荷を接続していない場合、BQ25770G は最新の Intel Vmin アクティブ プロテクション (VAP) 機能を実装しているため、バッテリから VBUS 電圧を充電して、入力デカップリング コンデンサに蓄電できます。システムピーク電力スパイク中に、入力コンデンサに蓄えられた電力がシステムを補完することにより、システム電圧が最低値を下回り、システムが故障するのを防止できます。 BQ25770G は、アダプタ電流、バッテリ電流、システム電力を監視します。柔軟にプログラム可能な PROCHOT 出力は、必要に応じてスロットル バックするために CPU ホストに直接送られます。 USB-C PD 仕様の最新バージョンには、電源ロールのスワップが適切なタイミングで行われるようにする高速ロール スワップ (FRS) 機能が搭載されており、ドックに接続されたデバイスで瞬時電力損失やグリッチが発生することを回避できます。このデバイスには、PD 仕様に準拠した FRS が統合されています。 テキサス・インスツルメンツが特許取得済みのスイッチング周波数ディザリング パターンを使用すると、伝導性 EMI の周波数範囲全体 (150kHz~30MHz) で EMI ノイズを大幅に低減できます。 複数のディザリング スケール オプションが利用可能で、さまざまなアプリケーションに柔軟に対応できます。 ディザリング機能により、 EMI ノイズ フィルタの設計が大幅に簡素化されます。 充電器は、テキサス・インスツルメンツが特許取得済みのパス スルー モード (PTM) で動作し、全負荷範囲にわたって効率を向上させることができます。PTM では、入力電力は充電器からシステムに直接供給されます。MOSFET のスイッチング損失とインダクタのコア損失を抑えることができるため、高効率な動作が可能になります。 BQ25770G は、36 ピン 4mm × 5mm WQFN パッケージで供給されます。 アプリケーション概略図 ### **Table of Contents** | 1 特長 | 1 | 7.6 BQ25770G Registers | <mark>5</mark> 5 | |--------------------------------------|----|-----------------------------------------|-------------------| | 2 アプリケーション | | 8 Application and Implementation | | | 3 概要 | | 8.1 Application Information | 113 | | 4 Device Comparison Table | | 8.2 Typical Application | 113 | | 5 Pin Configuration and Functions | | 9 Power Supply Recommendations | 124 | | 6 Specifications | | 10 Layout | | | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | 125 | | 6.2 ESD Ratings | | 10.2 Layout Example | 126 | | 6.3 Recommended Operating Conditions | | 11 Device and Documentation Support | 1 <mark>28</mark> | | 6.4 Thermal Information | | 11.1 Device Support | 1 <mark>28</mark> | | 6.5 Electrical Characteristics | | 11.2 Documentation Support | 128 | | 6.6 Timing Requirements | | 11.3ドキュメントの更新通知を受け取る方法 | 128 | | 6.7 Typical Characteristics BQ25770G | | <b>11.4</b> サポート・リソース | 128 | | 7 Detailed Description | | 11.5 Trademarks | | | 7.1 Overview | | 11.6 静電気放電に関する注意事項 | 128 | | 7.2 Functional Block Diagram | 25 | 11.7 用語集 | | | 7.3 Feature Description | | 12 Revision History | | | 7.4 Device Functional Modes | | 13 Mechanical, Packaging, and Orderable | | | 7.5 Programming | | Information | 129 | English Data Sheet: SLUSFK8 ## **4 Device Comparison Table** | | BQ25710 | BQ25720 | BQ25770 | BQ25770G | |----------------------------------|-----------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------| | Interface | SMBus | SMBus | SMBus | SMBus | | Device Address | 09h | 09h | 09h | 09h | | Input Voltage Range | 3.5V~24V | 3.5V~26V | 3.5V~40V | 3.5V~40V | | Maximum Charge Current (RSR=5mΩ) | 8.128 A | 16.256 A | 16.320 A | 16.320 A | | Switching Frequency (Hz) | 800 k/1.2 M | 800 k/1.2 M | 600 k/800 k | 600 k/800 k | | Cell Count | 1s to 4s | 1s to 4s | 2s to 5s | 2s to 5s | | Input Current Sense Resistor | 10 mΩ/20 mΩ | 10 mΩ/5 mΩ | 10 mΩ/5 mΩ | 10 mΩ/5 mΩ | | Charge Current Sense Resistor | 10 mΩ/20 mΩ | 10 mΩ/5 mΩ | 5 mΩ/ 2 mΩ | 5 mΩ/ 2 mΩ | | Independent Comparator Latch | Non Latch | Latch/Non latch<br>(default) | Latch/Non latch<br>(default) | Latch/Non latch (default) | | VSYS_UVP | 2.4 V | 2.4 V ~ 8.0 V (0.8-V<br>step size) Default: 2.4<br>V | 2.4 V ~ 8.0 V (0.8-V<br>step size) Default: 2.4<br>V | 2.4 V ~ 8.0 V (0.8-V<br>step size) Default: 2.4<br>V | | OTG Voltage Range | 3.0 V to 20.8 V | 3.0 V to 24 V | 3.0 V to 5 V | 3.0 V to 5 V | | Frequency Dithering | No | Yes | Yes | Yes | | Quasi Dual Phase | No | No | Yes | Yes | | Buck dual phase GAN Gate Drive | No | No | No | Yes | Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated ## **5 Pin Configuration and Functions** 図 5-1. BQ25770G 36-Pin WQFN Top View 表 5-1. Pin Functions | PIN | PIN | | DESCRIPTION | | |----------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NUMBER | I/O | DESCRIPTION | | | LODRV1_A | 1 | AO | Buck phase A low side power MOSFET (Q2_A) driver. Connect to low side N-channel MOSFET gate. | | | REGN_A | 2 | PWR | 5-V linear regulator output supplied from VBUS or VSYS. The LDO is active when VBUS above V <sub>VBUS_CONVEN</sub> . Connect a 2.2- or 3.3-µF ceramic capacitor from REGN_A to power ground. REGN_A pin output is for power stage gate drive and pull up voltage source. | | | BTST1_A | 3 | PWR | Buck phase A high side power MOSFET driver power supply. Connect a 0.1-µF capacitor between SW1_A and BTST1_A. The bootstrap diode between REGN_A and BTST1_A is integrated. | | | HIDRV1_A | 4 | AO | Buck phase A high side power MOSFET (Q1_A) driver. Connect to high side N-channe MOSFET gate. | | | SW1_A | 5 | PWR | Buck phase A switching node. Connect to the source of the phase A buck half bridge high side n-channel MOSFET. | | | VBUS | 6 | PWR | Charger input voltage. An input low-pass filter of 1 $\Omega$ and 0.47 $\mu\text{F}$ (minimum) is recommended. | | | ACN_B | 7 | PWR | Phase B input current sense amplifier negative input. A RC low-pass filter is required to be placed between the sense resistor and the ACN_B pin to suppress the high frequency noise in the input current signal. Refer to セクション 8.2.2.1 for filter design. | | | ACP_B | 8 | PWR | Phase B input current sense amplifier positive input. A RC low-pass filter is required to be placed between the sense resistor and the ACP_B pin to suppress the high frequency noise in the input current signal. Refer to セクション 8.2.2.1 for filter design. | | ## 表 5-1. Pin Functions (続き) | PIN | ı . | | 表 5-1. Pin Functions (統さ) | |----------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | I/O | DESCRIPTION | | ACN_A | 9 | PWR | Phase A input current sense amplifier negative input. A RC low-pass filter is required to be placed between the sense resistor and the ACN_A pin to suppress the high frequency noise in the input current signal. Refer to セクション 8.2.2.1 for filter design. | | ACP_A | 10 | PWR | Phase A input current sense amplifier positive input. A RC low-pass filter is required to be placed between the sense resistor and the ACP_A pin to suppress the high frequency noise in the input current signal. Refer to セクション 8.2.2.1 for filter design. | | CHRG_OK | 11 | DO | Open drain active high indicator to inform the system good power source is connected to the charger input. Connect to the pullup rail via a 10-k $\Omega$ resistor. When VBUS rises above 3.5 V and falls below $V_{ACOV\_FALL},$ CHRG_OK is HIGH after 50-ms deglitch time. When VBUS falls below 3.2 V or rises above $V_{ACOV\_RISE},$ CHRG_OK is LOW. When specific faults occur, CHRG_OK is asserted LOW. The pin can also be configured as interrupt source when CHRG_STAT changes with user register CHRG_OK_INT=1b. | | EN_OTG | 12 | DI | Active HIGH to enable OTG, VAP or FRS modes. 1) When OTG_VAP_MODE=1b and EN_OTG=1b, pulling high this pin can enable OTG mode. 2) When OTG_VAP_MODE=1b and EN_FRS=1b, pulling high this pin can enable FRS mode in forward operation. 3) When OTG_VAP_MODE=0b, pulling high EN_OTG pin to enable VAP mode. Refer to 表 7-5for details. | | ILIM_HIZ | 13 | Al | Input current limit setting pin. Program ILIM_HIZ voltage by connecting a resistor divider from REGN_A rail to ground. The pin voltage is calculated as: $V_{(ILIM_HIZ)} = 1 \text{ V} + 40 \times \text{IINDPM} \times \text{Rac}$ , in which IIN_DPM is the target input current limit. When the pin voltage is above $V_{ILIM_ENZ}$ threshold, the external current limit function is disabled neglecting EN_EXTILIM bit status. When the pin voltage drops below $V_{ILIM_EN}$ threshold, then external current limit will follow EN_EXTILIM bit status. If EN_EXTILIM = 1b the input current limit used by the charger is the lower setting of ILIM_HIZ pin and IIN_HOST register. If EN_EXTILIM = 0b input current limit is only determined by IIN_HOST register. When the pin voltage is below 0.4 V, the device enters high impedance (HIZ) mode with low quiescent current. When the pin voltage is above 0.8 V, the device is out of HIZ mode. The ILIM_HIZ pin voltage is continuous read and used for updating current limit setting (If EN_EXTILIM=1b), this allows dynamic change input current limit setting by adjusting this pin voltage. | | IADPT | 14 | AO | The adapter current monitoring output pin. V <sub>IADPT</sub> = 20 or 40 × (V <sub>ACP_B</sub> – V <sub>ACN_B</sub> +V <sub>ACP_A</sub> – V <sub>ACN_A</sub> ) with ratio selectable through IADPT_GAIN bit. Place a 100-pF or less ceramic decoupling capacitor from IADPT pin to ground. This pin can be floating if not in use. IADPT output voltage is clamped below 3.2 V. | | IBAT | 15 | AO | The battery current monitoring output pin. $V_{IBAT} = 8$ or $64 \times (V_{SRP} - V_{SRN})$ for charge current, or $V_{IBAT} = 8$ or $64 \times (V_{SRN} - V_{SRP})$ for discharge current, with ratio selectable through IBAT_GAIN bit. Place a 100-pF or less ceramic decoupling capacitor from IBAT pin to ground. This pin can be floating if not in use. Its output voltage is clamped below 3.2 V. | | MODE | 16 | Al | Charger operation mode pin. Pull down resistor is needed on this MODE pin referring to 表 7-1. | | PSYS | 17 | AO | Current mode system power monitor. The output current is proportional to the total power from the adapter and the battery. The gain is selectable through host communication interface. Place a resistor from PSYS to ground to generate output voltage. This pin can be floating if not in use. Its output voltage is clamped at 3.2 V. Place a capacitor in parallel with the resistor for filtering. | | PROCHOT | 18 | DO | Active low open drain output indicator. It monitors adapter input current, battery discharge current, and system voltage. After any event in the PROCHOT profile is triggered, a pulse is asserted. The minimum pulse width is adjustable through PROCHOT_WIDTH bits. | | SDA | 19 | DI/O | open-drain data I/O. Connect to data line from the host controller or smart battery. Connect a 10-k $\Omega$ pullup resistor according to specifications. When communication frequency is increased to 1 Mhz, the pullup resistance may need to be reduced accordingly based on line capacitance. | | SCL | 20 | DI | clock input. Connect to clock line from the host controller or smart battery. Connect a 10-k $\Omega$ pullup resistor according to specifications. When communication frequency is increased to 1 Mhz, the pullup resistance may need to be reduced accordingly based on line capacitance. | | СМРОИТ | 21 | DO | Open-drain output of independent comparator. Place a pullup resistor from CMPOUT to pullup supply rail. Comparator polarity and deglitch time are selectable through user register. | ## 表 5-1. Pin Functions (続き) | PIN | | | 及 5-1. Pili Fullctions (形と) | |----------------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | I/O | DESCRIPTION | | CMPIN_TR | 22 | Al | Input of independent comparator, the independent comparator compares the voltage sensed on CMPIN_TR pin with internal reference, and its output is on CMPOUT pin. Comparator polarity and deglitch time is selectable by the host. With polarity HIGH (CMP_POL = 1b), place a resistor between CMPIN_TR and CMPOUT to program hysteresis. With polarity LOW (CMP_POL = 0b), the internal hysteresis is 100 mV. If the independent comparator is not in use, tie CMPIN_TR to ground. When CMPIN_TR_SELECT=1b, it is the temperature feedback pin for an internally compensated temperature regulation loop. | | CELL_BATPRES | 23 | Al | Battery cell selection pin for 2–5-cell battery setting. CELL_BATPRES pin should be biased from REGN_A through a resistor divider (40% for 2s, 55% for 3s ,75% for 4s and 100% for 5s). CELL_BATPRES pin also sets SYSOVP thresholds to 12 V for 2-cell, 17 V for 3-cell, 22 V for 4-cell and 27 V for 5-cell. CELL_BATPRES pin is pulled below $V_{\text{CELL\_BATPRES\_FALL}}$ to indicate battery removal. No external cap is allowed at CELL_BATPRES pin. The total pull down impedance externally from CELL_BATPRES pin to GND should be no larger than 1 M $\Omega$ . | | SRN | 24 | PWR | Charge current sense amplifier negative input. SRN pin is for battery voltage sensing as well. Connect a 0.1- $\mu$ F filter cap cross battery charging sensing resistor and use 10- $\Omega$ contact resistor between SRN pin and battery charging sensing resistor. | | SRP | 25 | PWR | Charge current sense amplifier positive input. Connect a $0.1-\mu F$ filter cap cross battery charging sensing resistor and use $10-\Omega$ contact resistor between SRP pin and battery charging sensing resistor. | | BATDRV | 26 | АО | N-channel battery FET (BATFET) gate driver output. It is shorted to SRP to turn off the BATFET. It goes 5 V above SRP to fully turn on BATFET. BATFET is in linear mode to regulate VSYS at VSYS_MIN() when battery is depleted below VSYS_MIN() setting. BATFET is fully on during fast charge and works as an ideal-diode in supplement mode. | | VSYS | 27 | PWR | Charger system voltage sensing pin. | | SW2 | 28 | PWR | Boost side switching node. Connect to the source of the boost half bridge high side N-channel MOSFET. | | HIDRV2 | 29 | AO | Boost high side power MOSFET(Q4) driver. Connect to high side N-channel MOSFET gate. | | BTST2 | 30 | PWR | Boost high side power MOSFET driver power supply. Connect a 0.1-µF capacitor between SW2 and BTST2. The bootstrap diode between REGN_B and BTST2 is integrated. | | LODRV2 | 31 | AO | Boost low side power MOSFET (Q3) driver. Connect to low side N-channel MOSFET gate. | | REGN_B | 32 | PWR | 5-V linear regulator output supplied from VBUS or VSYS. The LDO is active when VBUS above V <sub>VBUS_CONVEN</sub> . Connect a 2.2- or 3.3-µF ceramic capacitor from REGN_B to power ground. REGN_B pin output is for power stage gate drive. Internally connected to REGN_A. | | LODRV1_B | 33 | AO | Buck phase B low side power MOSFET (Q2_B) driver. Connect to low side N-channel MOSFET gate. | | BTST1_B | 34 | PWR | Buck phase B high side power MOSFET driver power supply. Connect a 0.1-µF capacitor between SW1_B and BTST1_B. The bootstrap diode between REGN_B and BTST1_B is integrated. | | HIDRV1_B | 35 | AO | Buck phase B high side power MOSFET (Q1_B) driver. Connect to high side N-channel MOSFET gate. | | SW1_B | 36 | PWR | Buck side phase B switching node. Connect to the source of the phase B buck half bridge high side N-channel MOSFET. | | Bottom pad<br>(PGND) | _ | PWR | Exposed pad beneath the IC as common PGND. Unless otherwise stated, signals are referenced to the PGND pin. Use the bottom pads as the thermal pad for heat dissipation. Have multiple vias on the thermal pad plane connecting to power ground planes. | English Data Sheet: SLUSFK8 ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------|----------------------------------------------------------------------------------------------------------------------|-------------|-----|------| | | ACN_A, ACP_A,ACN_B,ACP_B,VBUS, VSYS | -0.3 | 45 | | | | SW1_A, SW1_B, SW2 | -2 | 45 | | | | SRN, SRP | -0.3 | 30 | | | | BATDRV | -0.3 | 35 | | | | BTST1_A, BTST1_B, HIDRV1_A, HIDRV1_B | -0.3 | 50 | | | | BTST2, HIDRV2 | -0.3 | 50 | | | | LODRV1_A,LODRV1_B, LODRV2 (25nS) | -4 | 5.5 | | | Voltage | HIDRV1_A,HIDRV1_B (25nS) | -4 | 50 | V | | | HIDRV2 (25nS) | -4 | 50 | | | | SW1_A,SW1_B (25nS) | -4 | 45 | | | | SW2 (25nS) | -4 | 45 | | | | SDA, SCL, REGN_A,REGN_B, CHRG_OK, CELL_BATPRES, ILIM_HIZ, LODRV1_A, LODRV1_B, LODRV2, CMPIN_TR, CMPOUT, MODE, EN_OTG | -0.3 | 5.5 | | | | /PROCHOT | -0.3 | 5.5 | | | | IADPT, IBAT, PSYS | -0.3 | 3.6 | | | Differential Voltage | BTST1_A-SW1_A, BTST1_B-SW1_B, BTST2-SW2, HIDRV1_A-SW1_A,HIDRV1_B-SW1_B, HIDRV2-SW2, BATDRV-SRP | -0.3 | 5.5 | V | | · · | SRP-SRN, ACP_A-ACN_A,ACP_B-ACN_B | -0.3 | 0.3 | | | Temperature | Junction temperature range, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | <b>–</b> 55 | 150 | C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|---------|------| | | ACP_A,ACN_A,ACP_B, ACN_B, VBUS | 0 | 40 | | | | VSYS | 0 | 23 | | | | SRP, SRN | 0 | 23 | | | | SW1_A, SW1_B | -2 | 40 | | | | ACP_A,ACN_A,ACP_B, ACN_B, VBUS | | | | | Voltage BTST1_A, BTST1_B, HIDRV1_A,HIDRV1_B BTST2, HIDRV2, BATDRV SDA, SCL,REGN_A,REGN_B, CHRG_OK, CE ILIM_HIZ, LODRV1_A, LODRV1_B, LODRV2, MODE, EN_OTG | BTST1_A, BTST1_B, HIDRV1_A,HIDRV1_B | 0 | 45 | V | | | BTST2, HIDRV2, BATDRV | 0 | 28 | | | | ILIM_HIZ, LODRV1_A, LODRV1_B, LODRV2, CMPIN_TR,CMPOUT, | 0 | 5.3 | | | VSYS SRP, SRN SW1_A, SW1_B SW2 Voltage BTST1_A, BTST1_B, HIDRV1_A,HIDRV1_B BTST2, HIDRV2, BATDRV SDA, SCL,REGN_A,REGN_B, CHRG_OK, OR ILIM_HIZ, LODRV1_A, LODRV1_B, LODRVMODE, EN_OTG /PROCHOT IADPT, IBAT, PSYS BTST1_A-SW1_A, BTST1_B-SW1_B, BTST SW1_A, HIDRV1_B-SW1_B, HIDRV2-SW2, SRP-SRN, ACP_A-ACN_A, ACP_B-ACN_B Junction temperature range, TJ | /PROCHOT | 0 | 5 | | | | IADPT, IBAT, PSYS | 0 | 3.3 | | | | | 0 | 5 | V | | Voltage | SRP-SRN, ACP_A-ACN_A, ACP_B-ACN_B | -0.2 | 0.2 | | | Tamparatura | Junction temperature range, T <sub>J</sub> | -40 | 125 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | -40 | 85 | C | #### **6.4 Thermal Information** | | | BQ2577X | | |------------------------|----------------------------------------------------------------|------------|------| | | THERMAL METRIC(1) | REE (WQFN) | UNIT | | | | 36 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 35.6 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 22.5 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 13.7 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 13.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics $V_{VBUS\ UVLOZ} < V_{VBUS} < V_{ACOV\ FALL}$ , $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |---------------|---------------------------------------------------------------------------|-----------------|------|---------|------| | MAX SYSTEM VO | LTAGE REGULATION | | | | | | | System Voltage Regulation, measured on V <sub>SYS</sub> (charge disabled) | | 5.16 | 23.16 | V | English Data Sheet: SLUSFK8 | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|-------|----------------------------------|---------------------------|------| | | | CHARGE_VOLTAGE() = 0x1482 | | V <sub>SRN</sub> + 200 mV | | V | | Vsysmax_acc System voltage regulation accuracy (charge disabled) CHARGE_VOLTAGE() = 0x1068H (16.800 V) -0.6% | 0.6% | | | | | | | | | ٧ | | | | | | V | System voltage regulation accuracy | (16.800 V) | -0.6% | | V <sub>SRN</sub> + 200 mV | | | VSYSMAX_ACC | (charge disabled) | | | | | ٧ | | | | (12.600 V) | -0.6% | V <sub>SRN</sub> + 200 mV -0.6% | | | | | | | | V <sub>SRN</sub> + 200 mV | | ٧ | | | | (8.400 V) | -1% | | 1% | | | MINIMUM SYSTE | M VOLTAGE REGULATION | | - | | | | | V <sub>SYSMIN_RNG</sub> | | | 5.00 | | 23.00 | ٧ | | | Accuracy (VBAT below REG0x3E() | VSYS_MIN() = 0x0C08H | | 15.40 | | V | | | | | -0.9% | | 0.9% | | | | | VSYS_MIN() = 0x099CH | | 12.30 | | V | | V | | | -0.9% | | 0.9% | | | V <sub>SYSMIN_REG_ACC</sub> | | VSYS_MIN() = 0x0730H | | 9.20 | | V | | | | | -1.3% | - | 1.1% | | | | | VSYS_MIN() = 0x0528H | | 6.60 | | V | | | | | -1.5% | | 1.50% | | | CHARGE VOLTA | GE REGULATION | | | | | | | V <sub>BAT_RNG</sub> | Battery voltage regulation | | 5.00 | | 23.00 | V | | | | CHARCE VOLTACE() = 0×4.492H | | 21.0 | | V | | /SYSMIN_RNG /SYSMIN_REG_ACC CHARGE VOLTAG /BAT_RNG /BAT_REG_ACC | | CHARGE_VOLIAGE() = 0x1462H | -0.5% | | 0.6% | | | | | CHARCE VOLTACE()- 0×1069H | | 16.8 | | V | | V. | Battery voltage regulation accuracy | CHARGE_VOLIAGE()= 0x1000H | -0.5% | | 0.6% | | | VBAT_REG_ACC | (charge enable) (0°C to 85°C) | CHARGE VOLTAGE() - 0x0C4ELL | | 12.6 | | V | | | | CHARGE_VOLIAGE() - 0x0C4EH | -0.5% | | 0.6% | | | | | CHARGE VOLTACE() - 0x003411 | | 8.4 | | V | | | | CHARGE_VOLINGE() - UXU034H | -0.5% | | 0.6% | | | CHARGE CURRE | NT REGULATION IN FAST CHARGE | | | | ' | | | V <sub>IREG_CHG_RNG</sub> | Charge current regulation differential voltage range with 5-mΩ sensing resistor | V <sub>IREG_CHG</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> | 128 | | 16320 | mA | $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV\_FALL}$ , $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------|-------|--------|------| | | | CHARGE_CURRENT() = 0x600H, | | 12288 | | mA | | | | VBAT=7.4V/11.1V/14.8V/18.5V | -1.5% | | 1.5% | | | | | CHARGE CURRENT() = 0x400H, | | 8192 | | mA | | | | VBAT=7.4V/11.1V/14.8V/18.5V | -2.0% | | 2.0% | | | | Charge current regulation accuracy 5- | CHARGE_CURRENT() = 0x200H, | | 4096 | | mA | | CHRG_REG_ACC | mΩ sensing resistor, VBAT above VSYS MIN() setting (0°C to 85°C) | VBAT=7.4V/11.1V/14.8V/18.5V | -3.0% | | 3.0% | | | | ( | CHARGE CURRENT() = 0x100H, | | 2048 | | mA | | | | VBAT=7.4V/11.1V/14.8V/18.5V | -5.0% | | 5.0% | | | | | CHARGE CURRENT() = 0x080H | | 1024 | | mA | | | | VBAT=7.4V/11.1V/14.8V/18.5V | -8.0% | | 8.0% | | | CHARGE CURRE | NT REGULATION IN PRE-CHARGE(LD | O MODE) | | | | | | V <sub>PRECHG_RANGE</sub> | Pre-charge Current Range 5-m $\Omega$ SRP/SRN series resistor, VBAT below | V <sub>IREG_PRECHG</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> ,<br>IPRECHG() = 0x10H~0xFCH | 128 | | 2016 | mA | | | REG0x3E() setting (0°C to 85°C) | V | | | | | | | | IPRECHG() =<br> 0x80H,CHARGE_CURRENT() =<br> 0x100H | | 1024 | | mA | | | | | -10.0% | | 10.0% | | | IPRECHRG_REG_ACC | Pro charge current regulation | IPRECHG() =<br>0x40H,CHARGE_CURRENT() =<br>0x100H | | 512 | | mA | | | Pre-charge current regulation accuracy with 5-mΩ SRP/SRN series | | -15.0% | | 15.0% | | | | resistor, VBAT below VSYS_MIN() setting (0°C to 85°C) RSNS_RSR=0b | IPRECHG() =<br>0x20H,CHARGE_CURRENT() = | | 256 | | mA | | | | 0x100H | -20.0% | | 20.0% | | | | | IPRECHG() = | -20.0% | | 20.076 | | | | | 0x10H,CHARGE_CURRENT() =<br>0x100H | | 128 | | mA | | | | | -30.0% | | 30.0% | | | TERMINATION C | JRRENT AND RECHARGE(AUTONOM | OUS CHARGING) | | | ı | | | V <sub>TERM_</sub> RANGE | Termination Current Range 5-mΩ SRP/SRN series resistor, VBAT below REG0x3E() setting (0°C to 85°C) | V <sub>IREG_TERM</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , ITERM() = 0x10H~0xFCH | 128 | | 2016 | mA | | | | VSRN falling threshold as negative offset based on CHARGE_VOLTAGE()=12.6V, VRECHG()=1111b | | 800.0 | | mV | | ., | Battery automatic recharge | VSRN falling threshold as negative offset based on CHARGE_VOLTAGE()=12.6V,VRECH G()=0111b | | 400.0 | | mV | | V <sub>RECHG</sub> | threshold(0°C to 85°C) | VSRN falling threshold as negative offset based on CHARGE_VOLTAGE()=12.6V,VRECH G()=0011b | | 200.0 | | mV | | | | VSRN falling threshold as negative offset based on CHARGE_VOLTAGE()=12.6V,VRECH G()=0001b | | 100.0 | | mV | 11 Product Folder Links: BQ25770G | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------|------| | V <sub>IREG_DPM_RNG</sub> | Input current regulation range with 10- $m\Omega$ ACP/ACN series resistor | V <sub>IREG_DPM</sub> = V <sub>ACP_A</sub> - V <sub>ACN_A</sub> +V <sub>ACP_B</sub><br>_ V <sub>ACN_B</sub> | 400 | | 8200 | mA | | | | IIN_HOST() = 0x0C4H | 4750 | 4900 | 5000 | mA | | 1 | Input current regulation accuracy with | IIN_HOST() = 0x074H | 2800 | 2900 | 3000 | mA | | I <sub>IIN_DPM_REG_ACC</sub> | 10-mΩ ACP/ACN series resistor | IIN_HOST() = 0x024H | 800 | 900 | 1000 | mA | | | | IIN_HOST() = 0x010H | 300 | 400 | 510 | mA | | V <sub>IREG_DPM_RNG_ILI</sub> | Voltage range for input current regulation (ILIM_HIZ Pin) | | 1.15 | | 4.0 | V | | | Input Current Regulation Accuracy on | V <sub>ILIM_HIZ</sub> = 3.0 V | 4800 | 5000 | 5200 | mA | | IIIN DPM REG ACC I | ILIM_HIZ pin V <sub>ILIM</sub> HIZ = 1 V + 40 × | V <sub>ILIM_HIZ</sub> = 2.2 V | 2800 | 3000 | 3200 | mA | | LIM | $I_{IIN\_DPM} \times R_{AC}$ , with 10-m $\Omega$ ACP/ACN | V <sub>ILIM_HIZ</sub> = 1.4 V | 800 | 1000 | 1200 | mA | | | series resistor | V <sub>ILIM_HIZ</sub> = 1.2 V | 300 | 500 | 700 | mA | | I <sub>LEAK_ILIM</sub> | ILIM_HIZ pin leakage current | _ | -1 | | 1 | μA | | INPUT VOLTAGE I | REGULATION | | | | 1 | | | OTG CURRENT R | EGULATION | | | | | | | V <sub>IOTG_REG_RNG</sub> | OTG output current regulation range with 10-mΩ ACP/ACN series resistor | V <sub>IOTG_REG</sub> = V <sub>ACP_A</sub> - V <sub>ACN_A</sub> +V <sub>ACP_B</sub> | 100 | | 3000 | mA | | | OTG output current regulation | OTG_Current() = 0x078H | 2850 | 3000 | 3150 | mA | | I <sub>OTG_ACC</sub> | accuracy with 25-mA LSB and 10-mΩ | OTG_Current() = 0x03CH | 1350 | 1500 | 1650 | mA | | | ACP/ACN series resistor | OTG_Current() = 0x014H | 350 | 500 | 650 | mA | | OTG VOLTAGE RE | EGULATION | | | | | | | V <sub>OTG_REG_RNG</sub> | OTG voltage regulation range | Voltage on VBUS | 3 | | 5 | V | | V <sub>OTG_REG_ACC</sub> | OTG voltage regulation accuracy | OTG_Voltage()=0x0FAH | | 5.00 | | V | | V <sub>OTG_REG_ACC</sub> | OTG voltage regulation accuracy | | -3% | | 3% | | | REGN REGULATO | DR . | | | | l | | | V <sub>REGN_REG</sub> | REGN regulator voltage | VBUS = 10 V, REGN_EXT=0b | 4.80 | 5.00 | 5.10 | V | | V <sub>REGN_REG_EXT</sub> | REGN regulator voltage with external over drive | VBUS = 10 V, REGN_EXT=1b | 4.35 | 4.50 | 4.65 | V | | I <sub>REGN_LIM_CHARGIN</sub> | REGN current limit when converter is enabled | VBUS = 10 V, force V <sub>REGN</sub> =4 V | 150.00 | 191.00 | | mA | | I <sub>REGN_LIM_LWPWR</sub> | REGN current limit when in battery only low power mode | $\begin{aligned} \text{VBUS} &= 0 \text{ V, V}_{\text{VBAT}} = 18 \text{ V, force} \\ \text{V}_{\text{REGN}} &= 4 \text{ V, EN\_LWPWR=1b,} \\ \text{EN\_REGN\_LWPWR=1b,} \end{aligned}$ | 3.00 | 12.00 | | mA | | V <sub>REGN_OK_FALL</sub> | REGN regulator voltage valid falling threshold | | 2.8 | 3.20 | | V | | V <sub>REGN_OK_RISE</sub> | REGN regulator voltage valid rising threshold | | 3.10 | 3.40 | 3.60 | V | | V <sub>REGN_OV_RISE</sub> | REGN regulator voltage over voltage rising threshold | | 5.30 | 5.50 | 5.60 | V | | V <sub>REGN_OV_FALL</sub> | REGN regulator voltage over voltage falling threshold | | 5.10 | 5.30 | 5.50 | V | | QUIESCENT CURI | RENT | - | | | 1 | | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | I <sub>SD_BAT</sub> | System powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | VBAT = 18 V, in low power mode(EN_LWPWR = 1b), Comparator off(EN_LWPWR_CMP=0b, CMP_EN=1b), BATDRV is Off (BATFET_ENZ=1b), REGN is off(EN_REGN_LWPWR=0b), PSYS is off(PSYS_CONFIG=11b), Continuous ADC is off(ADC_RATE=1b) | | 12.0 | 20.0 | μА | | I <sub>Q_BAT1</sub> | System powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | VBAT = 18 V, in low power mode(EN_LWPWR = 1b), Comparator off(EN_LWPWR_CMP=0b), BATDRV is On (BATFET_ENZ=0b, CMP_EN=1b), REGN is off(EN_REGN_LWPWR=0b), PSYS is off(PSYS_CONFIG=11b), IBAT is off(EN_IBAT=0b), Continuous ADC is off(ADC_RATE=1b) | | 20 | 30 | μΑ | | I <sub>Q_BAT2</sub> | System powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | VBAT = 18 V, in low power mode(EN_LWPWR = 1b), Comparator on(EN_LWPWR_CMP=1b, CMP_EN=1b), BATDRV is On (BATFET_ENZ=0b), REGN is off (EN_REGN_LWPWR=0b), PSYS is off(PSYS_CONFIG=11b), IBAT is off(EN_IBAT=0b), Continuous ADC is off(ADC_RATE=1b) | | 30 | 45 | μА | | I <sub>Q_BAT3</sub> | System powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | VBAT = 18 V, in low power mode(EN_LWPWR = 1b, CMP_EN=1b), Comparator on(EN_LWPWR_CMP=1b), BATDRV is On (BATFET_ENZ=0b), REGN is on scaled down to 5mA (EN_REGN_LWPWR=1b), PSYS is off(PSYS_CONFIG=11b), IBAT is off(EN_IBAT=0b), Continuous ADC is off(ADC_RATE=1b) | | 110 | 150 | μΑ | | I <sub>Q_BAT4</sub> | System powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | VBAT = 18 V, in performance mode(EN_LWPWR = 0b, CMP_EN=1b), Comparator on(EN_LWPWR_CMP=1b),BATDRV is On (BATFET_ENZ=0b), REGN is on in full power,PSYS is on(PSYS_CONFIG=00b), IBAT is on(EN_IBAT=1b), Continuous ADC is off(ADC_RATE=1b) | | 800 | 1000 | μА | | I <sub>Q_BAT5</sub> | System powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | VBAT = 18 V, in performance mode(EN_LWPWR = 0b), Comparator on(EN_LWPWR_CMP=1b, CMP_EN=1b),BATDRV is On (BATFET_ENZ=0b), REGN is on in full power,PSYS is On(PSYS_CONFIG=00b), IBAT is on(EN_IBAT=1b),Continuous ADC is on(ADC_RATE=0b, ADC_EN=1b, enable at least 1 channel EN_ADC_VBAT=1b) | | 950 | 1100 | μА | | $I_{Q_{HIZ}}$ | Converter under HIZ mode and system powered by battery. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1_A&amp;B</sub> + I <sub>BTST1_A&amp;B</sub> + I <sub>ACP_A&amp;B</sub> + I <sub>ACN_A&amp;B</sub> + I <sub>VBUS</sub> + I <sub>VSYS</sub> | | | 1000 | 1150 | μΑ | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|--------|------| | laa | Input current in buck mode, no load, I <sub>VBUS</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> + I <sub>VSYS</sub> + I <sub>SRP</sub> + | VIN = 28 V, VBAT = 12.6 V, 3s,<br>EN_LEARN=1b, no switching | | 1000 | 1150 | mA | | I <sub>Q_VAC</sub> | ISRN + ISW1 + IBTST + ISW2 + IBTST2 | VIN = 28 V, VBAT = 12.6 V, 3s,<br>EN_OOA = 0b; switching at zero load | | 2.50 | | mA | | CURRENT SENS | SE AMPLIFIER | | | | | | | V <sub>IADPT_CLAMP</sub> | I <sub>ADPT</sub> output clamp voltage | | 3.1 | 3.2 | 3.3 | V | | I <sub>IADPT</sub> | I <sub>ADPT</sub> output current | | 1 | | 2.5 | mA | | A <sub>IADPT</sub> | Input current sensing gain | V <sub>(IADPT)</sub> / (V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> ), IADPT_GAIN = 0 | | 20 | | V/V | | AIADPI | input current sensing gain | V <sub>(IADPT)</sub> / (V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -<br>V <sub>ACN_B</sub> ), IADPT_GAIN = 1 | | 40 | | V/V | | | | V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> = 61.44 mV, IADPT_GAIN = 0 | -2.5% | | 1.5% | | | | | V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> = 40.96 mV, IADPT_GAIN = 0 | -3.5% | | 2% | | | Viadpt_acc | Input current monitor accuracy | IADPT_GAIN = 0V <sub>ACP_A</sub> -<br>V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> = 20.48<br>mV, IADPT_GAIN = 0 | -6% | | 3% | | | | | V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> =10.24<br>mV, IADPT_GAIN = 0 | -15% | | 6% | | | | | V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> =5.12<br>mV, IADPT_GAIN = 0 | -25% | | 10% | | | C <sub>IADPT_MAX</sub> | Maximum capacitance at IADPT Pin | | | | 100 | pF | | V <sub>IBAT_CLAMP</sub> | IBAT output clamp voltage | | 3.1 | 3.2 | 3.3 | V | | I <sub>IBAT</sub> | IBAT output current | | 1 | | 2.5 | mA | | | Charge and discharge current sensing | V <sub>(IBAT)</sub> / V <sub>(SRN-SRP)</sub> , IBAT_GAIN = 0, | | 8 | | V/V | | A <sub>IBAT</sub> | gain on IBAT pin | V <sub>(IBAT)</sub> / V <sub>(SRN-SRP)</sub> , IBAT_GAIN = 1, | | 64 | | V/V | | | Charge and discharge current monitor accuracy on IBAT pin | V <sub>SRN</sub> -V <sub>SRP</sub> = 61.44 mV, IBAT_GAIN=0b | -1.5% | | 2% | | | | | V <sub>SRN</sub> -V <sub>SRP</sub> = 40.96 mV, IBAT_GAIN=0b | -2% | | 3% | | | I <sub>IBAT_CHG_ACC</sub> | | V <sub>SRN</sub> -V <sub>SRP</sub> = 20.48 mV, IBAT_GAIN=0b | -3% | | 7% | | | | accuracy on IBAT pill | V <sub>SRN</sub> -V <sub>SRP</sub> = 10.24 mV, IBAT_GAIN=0b | -6% | | 13% | | | | | V <sub>SRN</sub> -V <sub>SRP</sub> = 5.12 mV, IBAT_GAIN=0b | -12% | | 27% | | | C <sub>IBAT_MAX</sub> | Maximum capacitance at IBAT Pin | | | | 100 | pF | | | R SENSE AMPLIFIER | | | | | | | V <sub>PSYS</sub> | PSYS output voltage range | | 0 | | 3.3 | V | | I <sub>PSYS</sub> | PSYS output current | | 0 | | 260.00 | μA | | A <sub>PSYS</sub> | PSYS system gain | I <sub>(PSYS)</sub> / (P <sub>(IN)</sub> +P <sub>(BAT)</sub> ),<br>PSYS_CONFIG =00b;PSYS_RATIO<br>=1b | | 1 | | μA/W | | V <sub>PSYS_ACC_ADPT</sub> | PSYS gain accuracy (PSYS_CONFIG = 00b) | Adapter only monitor system power:<br>VBUS= 28 V IBUS=3.6A (100W), TA = 0 to 85°C, PSYS_RATIO=1b,<br>RAC=10mΩ, RSR=5mΩ. | /BUS= 28 V IBUS=3.6A (100W), TA = 13% | | 4.5% | | | V <sub>PSYS_ACC_BAT</sub> | PSYS gain accuracy (PSYS_CONFIG = 00b) | Battery only monitor system power: VBAT= 11.1 V IBAT=9.1A (100W), TA = 0 to 85°C, PSYS_RATIO=1b, RAC= $10m\Omega$ , RSR= $5m\Omega$ . | -3.5% 2 | | 2% | | | V <sub>PSYS_CLAMP</sub> | PSYS clamp voltage | | 3.1 | | 3.3 | V | | | NALOG TO DIGITAL CONVERSION (ADD | Z) | | | | | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------|-------|---------|------| | ADC <sub>RES</sub> | ADC Effective resolution | ADC_SAMPLE[1:0]=00b | 14 | 15 | | bits | | ADC <sub>RES</sub> | ADC Effective resolution | ADC_SAMPLE[1:0]=01b | 13 | 14 | | bits | | ADC <sub>RES</sub> | ADC Effective resolution | ADC_SAMPLE[1:0]=10b | 12 | 13 | | bits | | | | Range | 0 | | 65534 | mV | | ADC_VBUS | ADC Input voltage reading at ADC_VBUS() register | LSB | | 2 | | mV | | | /\DO_\VDOC() register | Accuracy at VIN=28V | -2 | | 2 | % | | | | Range | -<br>16383.5 | | 16383.5 | mA | | ADC_IIN | ADC Input voltage reading at ADC_IIN() register | LSB based on 10mohm RAC | | 0.5 | | mA | | | 7.20() regions | Accuracy at V <sub>ACP_A</sub> -V <sub>ACN_A</sub> +V <sub>ACP_B</sub> -V <sub>ACN_B</sub> = 50 mV | -4 | | 2.5 | % | | | | Range | 0 | | 65534 | mV | | ADC_VSYS | ADC Input voltage reading at ADC_VSYS() register | LSB | | 2 | | mV | | | ADO_VOTO() register | Accuracy at VSYS=9V | -2 | | 2 | % | | | | Range | 0 | | 32767 | mV | | ADC_VBAT | ADC Input voltage reading at ADC_VBAT() register | LSB | | 1 | | mV | | | ADC_VBAT() Tegister | Accuracy at VBAT=9V | -2 | | 1 | % | | | | Range | 0 | | 4095 | mV | | ADC_PSYS | ADC Input voltage reading at ADC PSYS() register | LSB | | 1 | | mV | | | ADC_F313() register | Accuracy at V_PSYS=2V | -2 | - | 2 | % | | ADC_CMPIN_TR | | Range | 0 | | 4095 | mV | | | ADC Input voltage reading at ADC_CMPIN_TR() register | LSB | | 1 | | mV | | | ADC_CIMFIN_TIX() register | Accuracy at V_CMPIN_TR=2V | -2 | | 2 | % | | CMPIN_TR PIN Vo | oltage under TEMPERATURE REGULA | TION(TREG) | 1 | | | | | $V_{TREG}$ | CMPIN_TR pin voltage under temperature regulation | | | 1.200 | | V | | V <sub>TREG_ACC</sub> | CMPIN_TR pin voltage accuracy under temperature regulation | | -2.0% | | 2.0% | | | V <sub>TREG_PP</sub> | TREG PROCHOT PROFILE thereshold level | | 1.07 | 1.100 | 1.13 | V | | SLEEP COMPARA | TOR FOR FORWARD MODE BETWEE | N VBUS and ACP_A(SC_VBUSACP) | | | l | | | V <sub>SC_VBUSACP_rising</sub> | VBUS-ACP_A rising threshold for sleep comparator to shut down converter when Efuse/PFET is not fully on | | 700 | 850 | 1000 | mV | | V <sub>SC_VBUSACP_falling</sub> | VBUS-ACP_A falling threshold for sleep comparator to recover converter swithcing after Efuse/PFET is fully on | | 650 | 800 | 950 | mV | | HIGH DUTY BUCK | EXIT COMPARATOR (HDBCP) | | | | ' | | | V <sub>HDBCP_</sub> vsys_rise | VSYS rising/ VBUS falling threshold<br>for comparator to exit high duty buck<br>mode by forcing<br>HIGH_DUTY_BUCK=0b | | 97.2% | 97.7% | 98.2% | | | V <sub>HDBCP_HYS</sub> | Hystersis when VSYS falling/VBUS rising based on 97.5%*VBUS threshold to allow writing HIGH_DUTY_BUCK bit to 1b | | | 200.0 | | mV | | t <sub>HDBCP_VSYS_DEG</sub> | Comparator deglitch time for both rising and falling edge | | | 15.0 | | us | | VSYS_TH1 VAP VSYS fa VSYS_TH1_HYST VAP VSYS fa VSYS_TH2_HYST VAP VSYS fa VSYS_TH2_VAP VSYS fa VSYS_TH2_HYST VAP VSYS fa VSYS_TH2_HYST VAP VSYS fa VBUS_VAP_THZ Convervative threshold VBUS_VAP_TH Convervative hysteresis PEAK POWER MODE LEVEL2 A ILIM2_VTH Based on pe IINDPM(ILIM2 VILIM2_CEILING Phase total in ACP_A - ACN PEAK POWER MODE SYSTEM VSYS_SAG VSYS_UNDER VSYS_UNDER VSYS_UNDER VOLTAGE PROT VSYS_UVLOZ VSYS_UNDER VBUS_UNDER VOLTAGE LOCK VVBUS_UVLOZ VBUS_UNDER | rising threshold 1 ralling threshold 1 hreshold 1 hysteresis rising threshold 2 ralling threshold 2 ralling threshold 2 hreshold 2 hysteresis re VAP VBUS rising re VAP VBUS falling re VAP VBUS threshold ADAPTER CURRENT LIN recentage of recentage of recentage of recentage of recent sense voltage recentage of recent sense voltage recent rigger peak power mode recentage of VSYS_MIN() rvoltage hysteresis | VSYS_TH1()=001110b VSYS_TH1()=001110b VSYS_TH2()=001001b VSYS_TH2()=001001b VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b IIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b | 6.4<br>6.25<br>5.9<br>5.75<br>3.35<br>3.05 | 6.55<br>6.4<br>150<br>6.05<br>5.9<br>150<br>3.5<br>3.2<br>300<br>150%<br>258 | 6.7<br>6.55<br>6.20<br>6.05<br>3.65<br>3.35 | V V V V V WV | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------| | VSYS_TH1 VAP VSYS fa VSYS_TH1_HYST VAP VSYS fa VSYS_TH2Z VAP VSYS fa VSYS_TH2 VSYS_TH2 VSYS_TH2 VSYS_TH2 VSYS_TH2_HYST VBUS_VAP_THZ VBUS_VAP_TH VBUS_VAP_TH_HYST VBUS_VAP_TH_HYST VBUS_VAP_TH_HYST PEAK POWER MODE LEVEL2 VINDPM(ILIM VILIM2_VTH VILIM2_CEILING VSYS_BAG VSYS_SAG VSYS_SAG VSYS_SAG VSYS_SAG VSYS_SAG VSYS_UVLOZ VSUS_UVLOZ VSUS_UVLOZ VSUS_UVLOZ VBUS_UVLOZ VBUS_UVLOZ VBUS_UVLOZ | ralling threshold 1 hreshold 1 hysteresis rising threshold 2 falling threshold 2 hreshold 2 hysteresis e VAP VBUS rising e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of fall level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF rishoot comparator trigger peak power mode reentage of VSYS_MIN() rvoltage hysteresis | VSYS_TH1()=001110b VSYS_TH2()=001001b VSYS_TH2()=001001b VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b IIIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 5.9<br>5.75<br>3.35<br>3.05 | 6.4<br>150<br>6.05<br>5.9<br>150<br>3.5<br>3.2<br>300 | 6.55<br>6.20<br>6.05<br>3.65<br>3.35 | V mV V v v v v v v mV | | VSYS_TH1_HYST VAP VSYS fa VSYS_TH1_HYST VAP VSYS tr VSYS_TH2_ VSYS_TH2 VAP VSYS fa VSYS_TH2 VAP VSYS fa Convervative threshold Convervative threshold Convervative freshold Convervative freshold Convervative freshold Convervative freshold ILIM2_VAP_TH_HYST PEAK POWER MODE LEVEL2 ILIM2_VTH ILIM2_VTH ILIM2_NTH ILIM2_NTH ILIM2_NTH ILIM2_NTH VSYS_UNDPR MODE SYSTEM VSYS_SAG VSYS_SAG VSYS_SAG VSYS_SAG VSYS_UNLO VSYS unden VSYS_UNLO VSY | hreshold 1 hysteresis rising threshold 2 falling threshold 2 hreshold 2 hysteresis e VAP VBUS rising e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of A1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF rishoot comparator trigger peak power mode reentage of VSYS_MIN() rvoltage hysteresis | VSYS_TH1()=001110b VSYS_TH2()=001001b VSYS_TH2()=001001b VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b IIIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 5.9<br>5.75<br>3.35<br>3.05 | 150<br>6.05<br>5.9<br>150<br>3.5<br>3.2<br>300 | 6.20<br>6.05<br>3.65<br>3.35 | mV | | VSYS_TH1_HYST VSYS_TH2 VAP VSYS fr Convervative threshold Convervative threshold Convervative threshold Convervative freshold Convervative freshold ILIM2_VAP_TH_HYST PEAK POWER MODE LEVEL2 A Based on pe IINDPM(ILIM ILIM2_VTH ILIM2_NAP_TH_HYST VSYS under freshold to fill | hreshold 1 hysteresis rising threshold 2 falling threshold 2 hreshold 2 hysteresis e VAP VBUS rising e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of A1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF rishoot comparator trigger peak power mode reentage of VSYS_MIN() rvoltage hysteresis | VSYS_TH2()=001001b VSYS_TH2()=001001b VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b IIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 3.35 3.05 | 6.05<br>5.9<br>150<br>3.5<br>3.2<br>300<br>150% | 3.65<br>3.35<br>275 | V V mV V mV | | VSYS_TH2Z VAP VSYS fit VSYS_TH2 VAP VSYS fit VAP VSYS fit VAP VSYS fit VAP VSYS fit VAP VSYS tit Convervative threshold ILIM2_VAP_TH_HYST PEAK POWER MODE LEVEL2 LIM2_VTH Based on pe IINDPM(ILIM2 ILIM2_LIM2 high c phase total in ACP_A -ACN PEAK POWER MODE SYSTEM VSYS_SAG VSYS_UNDER WOLTAGE PROT VSYS_UNLOZ VSUS_UNLOZ VBUS_UNLOZ | ralling threshold 2 hreshold 2 hysteresis e VAP VBUS rising e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of ful) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF shoot comparator trigger peak power mode reentage of VSYS_MIN() rvoltage hysteresis | VSYS_TH2()=001001b VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b IIIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 3.35 3.05 | 5.9<br>150<br>3.5<br>3.2<br>300<br>150%<br>258 | 3.65<br>3.35<br>275 | V mV V wV | | VSYS_TH2 VSYS_TH2 VSYS_TH2_HYST VAP VSYS for VAP VSYS for VAP VAP VSYS for VAP VAP VSYS for VAP | hreshold 2 hysteresis e VAP VBUS rising e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of A1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF eshoot comparator trigger peak power mode rcentage of VSYS_MIN() voltage hysteresis | VSYS_TH2()=001001b VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b IIIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 3.35 | 150<br>3.5<br>3.2<br>300<br>150%<br>258 | 3.65<br>3.35<br>275 | mV<br>V<br>V<br>mV | | VSYS_TH2_HYST VBUS_VAP_THZ Convervative threshold Convervative threshold Convervative threshold Convervative threshold Convervative hysteresis PEAK POWER MODE LEVEL2 A Based on pe IINDPM(ILIM ILIM2_VTH ILIM2_LIM2_CEILING PEAK POWER MODE SYSTEM VSYS_SAG VSYS_SAG VSYS_SAG VSYS_UNDER VOLTAGE PROT VSYS_UVLOZ VSYS_UNDER VSYS_UN | hreshold 2 hysteresis e VAP VBUS rising e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of A1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF eshoot comparator trigger peak power mode rcentage of VSYS_MIN() voltage hysteresis | VBUS_VAP_TH()=0000000b VBUS_VAP_TH()=0000000b NIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 240 | 3.5<br>3.2<br>300<br>150%<br>258 | 275 | V<br>V<br>mV | | Convervative threshold Convervative threshold Convervative threshold Convervative threshold Convervative threshold Convervative hysteresis Convervative threshold Convervative hysteresis Convervative threshold Convervative hysteresis Convervative threshold Convervative hysteresis Convervative hysteresis Convervative hysteresis Convervative hysteresis Convervative hysteresis Convervative hysteresis Convervative threshold ILIM2 high converted hysteresis Convervative threshold ILIM2 high converted hysteresis Convervative threshold ILIM2 high converted hysteresis VSYS under threshold to the line high converted hysteresis VSYS under threshold to the line high converted hysteresis VSYS under threshold thresho | e VAP VBUS falling e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of 11) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAF shoot comparator trigger peak power mode reentage of VSYS_MIN() voltage hysteresis | VBUS_VAP_TH()=0000000b IIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 240 | 3.2<br>300<br>150%<br>258 | 275 | V | | The shold threshold to the short threshold the short threshold thre | e VAP VBUS threshold ADAPTER CURRENT LIN ercentage of A1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAR shoot comparator trigger peak power mode centage of VSYS_MIN() voltage hysteresis | IIT(ILIM2) ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | 240 | 300<br>150%<br>258 | 275 | mV | | PEAK POWER MODE LEVEL2 A LIM2_VTH Based on pe IINDPM(ILIM ILIM2_CEILING PEAK POWER MODE SYSTEM VSYS_SAG VSYS_SAG VSYS_SAG_HYST VSYS unders | ADAPTER CURRENT LINercentage of M1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPARTS shoot comparator trigger peak power mode reentage of VSYS_MIN() voltage hysteresis | ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | | 150% | | | | Based on pe IINDPM(ILIM ILIM2_VTH ILIM2_NIGH of phase total ir ACP_A - ACN PEAK POWER MODE SYSTEM VSYS_SAG VSYS_SAG VSYS_UNDER VOLTAGE PROT VSYS_UNLOZ | crcentage of M1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAR shoot comparator trigger peak power mode reentage of VSYS_MIN() voltage hysteresis | ILIM2_VTH=01001b Set IIN_HOST() to maximum, and ILIM2_VTH=11110b RATOR(SYS_SAG) | | 258 | | mV | | LIM2_VTH IINDPM(ILIM2 high or phase total in ACP_A - ACN AC | A1) level clamp based on dual nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAR shoot comparator trigger peak power mode centage of VSYS_MIN() voltage hysteresis | Set IIN_HOST() to maximum, and ILIM2_VTH=11110b | | 258 | | mV | | PEAK POWER MODE SYSTEM VSYS_SAG VSYS_SAG VSYS_SAG_HYST VSYS UNDER VOLTAGE PROT VSYS_UVLOZ VSUS_UVLOZ VBUS_UVLOZ VBUS_UVLOZ | nput current sense voltage N_A +ACP_B -ACN_B I VOLTAGE SAG COMPAR shoot comparator trigger peak power mode centage of VSYS_MIN() voltage hysteresis | RATOR(SYS_SAG) | | | | mV | | VSYS understhreshold to the ILIM2 as personal VSYS understys | shoot comparator<br>trigger peak power mode<br>centage of VSYS_MIN()<br>voltage hysteresis | | 91.4% | 93.25% | | | | threshold to the ILIM2 as personal pers | trigger peak power mode centage of VSYS_MIN() voltage hysteresis | EN_PKPWR_VSYS=1b | 91.4% | 93.25% | | | | VSYS UNDER VOLTAGE PROT VSYS_UVLOZ VSYS_UVLO VSYS unden VSYS_UVLOZ VSYS_UVLOZ VSYS_UVLOZ VBUS_UVLOZ VBUS_UVLOZ VSYS_UVLOZ VBUS_UVLOZ | | | 1 | | 95.0% | | | VSYS_UVLOZ VSYS under VSYS_UVLO VSYS under VSYS_UVLOZ VSYS under VSYS_UVLO VSYS under VSYS_UVLOZ VSYS under VSYS_UVLO VSYS under VSYS_UVLO VSYS under VBUS UNDER VOLTAGE LOCK VVBUS_UVLOZ VBUS under | | | | 100 | | mV | | VSYS_UVLO VSYS under VSYS_UVLOZ VSYS under VSYS_UVLO VSYS under VSYS_UVLOZ VSYS under VSYS_UVLOZ VSYS under VSYS_UVLOZ VSYS under VBUS_UVLOZ VBUS under | ECTION COMPARATOR( | VSYS_UVP) | | | | | | VSYS_UVLO VSYS under VSYS_UVLOZ VSYS under VSYS_UVLO VSYS under VSYS_UVLOZ VSYS under VSYS_UVLO VSYS under VBUS_UVLOZ VBUS under VBUS_UVLOZ VBUS under | voltage rising threshold | VSYS rising | 2.35 | 2.55 | 2.75 | V | | V <sub>SYS_UVLOZ</sub> VSYS under V <sub>SYS_UVLOZ</sub> VSYS under V <sub>SYS_UVLOZ</sub> VSYS under VSYS under VSYS under VSYS under VSYS under VSUS UNDER VOLTAGE LOCK V <sub>VBUS_UVLOZ</sub> VBUS under | voltage falling threshold | VSYS falling VSYS_UVP()=000b | 2.2 | 2.4 | 2.6 | V | | V <sub>SYS_UVLOZ</sub> VSYS under V <sub>SYS_UVLO</sub> VSYS under VBUS UNDER VOLTAGE LOCK VBUS under V <sub>VBUS_UVLOZ</sub> VBUS under | voltage rising threshold | VSYS rising | 4.75 | 4.95 | 5.15 | V | | VSYS under VSYS under VBUS UNDER VOLTAGE LOCK VBUS_UVLOZ VBUS under | voltage falling threshold | VSYS falling VSYS_UVP()=011b | 4.6 | 4.8 | 5.0 | V | | V <sub>SYS_UVLO</sub> VSYS under VBUS UNDER VOLTAGE LOCK V <sub>VBUS_UVLOZ</sub> VBUS under | voltage rising threshold | VSYS rising | 7.15 | 7.35 | 7.55 | V | | VBUS UNDER VOLTAGE LOCK VVBUS_UVLOZ VBUS under | voltage falling threshold | VSYS falling VSYS_UVP()=110b | 7.0 | 7.2 | 7.4 | V | | | OUT COMPARATOR(VBL | JS_UVLO) | | | | | | | voltage rising threshold | VBUS rising | 2.5 | 2.7 | 2.9 | V | | | voltage falling threshold | VBUS falling | 2.3 | 2.6 | 2.8 | V | | | erter enable rising | VBUS rising | 3.1 | 3.4 | 3.7 | V | | VBUS conve threshold | erter enable falling | VBUS falling | 2.9 | 3.2 | 3.5 | V | | /BAT UNDER VOLTAGE LOCK | OUT COMPARATOR(VBA | AT_UVLO) | | | | | | / <sub>VBAT_UVLOZ</sub> VBAT underv | voltage rising threshold | VSRN rising | 3.5 | 3.95 | 4.25 | V | | / <sub>VBAT_UVLO</sub> VBAT underv | voltage falling threshold | VSRN falling | 3.3 | 3.75 | 4.05 | V | | | voltage hysteresis | | | 200 | | mV | | / <sub>VBAT_OTGEN</sub> VBAT OTG e | anable rising threshold | VSRN rising | 4.80 | 5.0 | 5.20 | V | | | chable fishing difestion | VSRN falling | 4.45 | 4.65 | 4.85 | V | | V <sub>VBAT_OTGEN_HYST</sub> VBAT OTG e | enable falling threshold | | | 350 | | mV | $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV\_FALL}$ , $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | $V_{BUS} < V_{ACOV\_FALL}$ , $I_J = -40^{\circ}C$ to $+1$ | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------|----------|--------|--------|------| | V | VPLIS under site as falling threshold | As percentage of OTG_VOLTAGE() | 65% | 750/ | 050/ | | | V <sub>VBUS_OTG_UV</sub> | VBUS undervoltage falling threshold | setting | 00% | 75% | 85% | | | V <sub>VBUS_OTG_UVZ</sub> | VBUS undervoltage rising threshold hysteresis based on falling threshold | | | 100 | | mV | | VBUS OVER VOL | TAGE PROTECTION COMPARATOR (O | OTG MODE) | | | | | | V <sub>VBUS_OTG_OV</sub> | VBUS overvoltage rising threshold | As percentage of OTG_VOLTAGE() setting= 12V | 110% | 118% | 125% | | | V <sub>VBUS_OTG_OVZ</sub> | VBUS overvoltage falling threshold | As percentage of OTG_VOLTAGE() setting= 12V | 100% | 105% | 110% | | | PRE-CHARGE to | FAST CHARGE COMPARATOR | | | | 1 | | | V <sub>BAT_PRECHG_Z</sub> | VBAT rising threshold | VBAT rising as negative offset of VSYS_MIN() | -150 | 50 | 200 | mV | | V <sub>BAT_PRECHG</sub> | VBAT falling threshold | VBAT falling as negative offset of VSYS_MIN() | -50 150 | | 300 | mV | | V <sub>BAT_PRECHG_HYST</sub> | VBAT hysterisis | | 100 | | | mV | | | E to PRE-CHARGE TRANSITION | | 1 | | | | | V <sub>BAT_SHORT_Z</sub> | VBAT short rising threshold | VBAT rising | 2.9 | 3.0 | 3.1 | V | | V <sub>BAT_SHORT</sub> | VBAT short falling threshold | VBAT falling | 2.80 2.9 | | 3.0 | V | | V <sub>BAT_SHORT_HYST</sub> | VBAT short hysteresis | - | 100.0 | | | mV | | I <sub>BAT_SHORT</sub> | VBAT short trickle charge current maximum clamp | | 128.0 | | | mA | | INPUT OVER CUF | RRENT COMPARATOR (ACOC) | I | | | | | | V <sub>ACOC</sub> | ACP to ACN rising threshold, w.r.t. ILIM2 in REG0x33[15:11] | Voltage across input sense resistor rising, Reg0x31[2] = 1 | 170 200 | | 230 | % | | V <sub>ACOC_FLOOR</sub> | ACOC low clamp based on dual phase total input current sense ACP_A -ACN_A +ACP_B -ACN_B | Set IIN_HOST() to minimum | 46 50 | | 54 | mV | | V <sub>ACOC_CEILING</sub> | ACOC high clamp based on dual phase total input current sense ACP_A -ACN_A +ACP_B -ACN_B | Set IIN_HOST() to maximum | 174 | 180 | 184 | mV | | SYSTEM OVER-V | OLTAGE COMPARATOR (SYSOVP) | | | | · | | | | | 2 s | 11.85 | 12.15 | 12.35 | V | | V | System overvoltage rising threshold to | 3 s | 16.8 | 17.15 | 17.4 | V | | V <sub>SYSOVP_RISE</sub> | turn off converter | 4 s | 21.90 | 22.3 | 22.60 | V | | | | 5 s | 26.90 | 27.3 | 27.70 | V | | | | 2 s | | 11.6 | | V | | ., | | 3 s | | 16.60 | | V | | V <sub>SYSOVP_FALL</sub> | System overvoltage falling threshold | 4 s | | 21.7 | | V | | | | 5 s | | 26.80 | | V | | I <sub>SYSOVP</sub> | Discharge current during SYSOVP | Through VSYS pin | 20 | | | mA | | BAT OVER-VOLTA | AGE COMPARATOR (BATOVP) | | | | | | | V <sub>BATOVP_RISE</sub> | Overvoltage rising threshold as percentage of CHARGE_VOLTAGE() | 2 s - 5 s | 107.8% | 108.8% | 109.6% | | | V <sub>BATOVP_FALL</sub> | Overvoltage falling threshold as percentage of CHARGE_VOLTAGE() | 2 s - 5 s | 104.4% | 105.5% | 106.5% | | | V <sub>BATOVP_HYST</sub> | Overvoltage hysteresis as percentage of CHARGE_VOLTAGE() | 2 s - 5 s | | 3.3% | | | | I <sub>BATOVP</sub> | Discharge current during BATOVP | Through VSYS pin | | 20 | | mA | | | | | 1 | | | | English Data Sheet: SLUSFK8 $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV\_FALL}$ , $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|------------|-------------------| | CONVERTER OVE | R-CURRENT COMPARATOR (OCP_S) | N2) | | | | | | | Converter Over-Current Limit through | OCP_SW2_HIGH_RANGE=0 | | 150 | | mV | | V <sub>OCP_LIMIT_SW2</sub> | Q4 VDS | OCP_SW2_HIGH_RANGE=1 | | 260 | | mV | | V <sub>OCP_LIMITSYSSH</sub> | Under OTG UVP, Converter Over- | OCP_SW2_HIGH_RANGE=0 | | 90 | | mV | | ORT_SW2 | Current Limit through and Q4 VDS | OCP_SW2_HIGH_RANGE=1 | | 150 | | mV | | CONVERTER OVE | ⊥<br>ER-CURRENT COMPARATOR (OCP_S\ | | | | | | | V <sub>OCP_LIMIT_SW1X_R</sub> | Converter Over-Current Limit through | OCP SW1X HIGH RANGE=0 | | 150 | | mV | | AC | RAC | OCP SW1X HIGH RANGE=1 | | 260 | | mV | | V <sub>OCP_LIMIT_SYSSHO</sub> | Under SYS UVP, Converter Over- | OCP_SW1X_HIGH_RANGE=0 | | 90 | | mV | | RT_SW1X_RAC | Current Limit through RAC | OCP_SW1X_HIGH_RANGE=1 | | 150 | | mV | | THERMAL SHUTD | DOWN COMPARATOR | | | | | | | T <sub>SHUT_RISE</sub> | Thermal shutdown rising temperature | Temperature increasing | | 155 | | °C | | T <sub>SHUT_FALL</sub> | Thermal shutdown falling temperature Temperature reducing | | | 135 | | °C | | T <sub>SHUT_HYS</sub> | Thermal shutdown hysteresis | | | 20 | | °C | | ICRIT PROCHOT | - | | | | | | | V <sub>ICRIT_PRO</sub> | Input current rising threshold for throttling as 10% above ILIM2_VTH() | Only when ILIM2 setting is higher than 4A | 104.5% | 110% | 117.5% | | | INOM PROCHOT | | ,,, | | | | | | V <sub>INOM_PRO</sub> | INOM rising threshold as 10% above IIN_DPM() and EN_EXTILIM=0b | Accuracy is ensured only when IIN_DPM() is 2A or higher. There is minimum clamp at 500mA. Accuracy between 500mA and 2A may be impaired. | 104% | 110% | 117% | | | BATTERY DISCHA | RGE CURRENT LIMIT PROCHOT CO | MPARATOR(IDCHG_TH1 and IDCHG_T | H2) | | | | | I <sub>DCHG_TH1</sub> | IDCHG threshold1 voltage across<br>SRN and SRP pins for throttling CPU | IDCHG_TH1()=010000b | 47.5<br>-3.0% | | 3.2% | mV | | I <sub>DCHG</sub> DGLT1 | IDCHG threshold1 deglitch time | IDCHG_DEG1()=01b | 0.070 | 1.25 | 0.270 | sec | | -DCHG_DGL11 | IDCHG threshold2 voltage across | IDCHG TH1()=010000b, | | 71.25 | | mV | | I <sub>DCHG_TH2</sub> | SRN and SRP pins | IDCHG_TH2()=001b | -3.0% | | 3.2% | | | I <sub>DCHG DGLT2</sub> | IDCHG threshold2 deglitch time | IDCHG DEG2()=01b | | 1.6 | | ms | | INDEPENDENT CO | | | | | | | | | T | | | | | | | V <sub>INDEP_CMP</sub> | Independent comparator threshold | Comparator CMPIN_TR threshold to trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. | 1.18 | 1.2 | 1.23 | V | | | Independent comparator threshold Independent comparator hysteresis | trigger CMPOUT pulling down, | 1.18 | 1.2 | 1.23 | V<br>mV | | VINDEP_CMP_HYS PWM OSCILLATO | Independent comparator hysteresis | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis | 1.18 | | 1.23 | | | V <sub>INDEP_CMP_HYS</sub> PWM OSCILLATO | Independent comparator hysteresis | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis | 1.18 | | 1.23 | | | V <sub>INDEP_CMP_HYS</sub> PWM OSCILLATO | Independent comparator hysteresis R AND RAMP | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis threshold | | 100 | | mV | | VINDEP_CMP_HYS PWM OSCILLATO F <sub>SW</sub> F <sub>SW</sub> | Independent comparator hysteresis R AND RAMP PWM switching frequency | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis threshold PWM_FREQ= 0 | 690 | 100<br>770 | 850 | mV<br>kHz | | VINDEP_CMP_HYS PWM OSCILLATO F <sub>SW</sub> F <sub>SW</sub> | Independent comparator hysteresis R AND RAMP PWM switching frequency PWM switching frequency | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis threshold PWM_FREQ= 0 | 690 | 100<br>770 | 850 | mV<br>kHz | | VINDEP_CMP_HYS PWM OSCILLATO F <sub>SW</sub> F <sub>SW</sub> BATFET GATE DR | Independent comparator hysteresis R AND RAMP PWM switching frequency PWM switching frequency RIVER (BATDRV for NFET) | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis threshold PWM_FREQ= 0 | 690<br>540 | 770<br>600 | 850<br>660 | mV<br>kHz<br>kHz | | VINDEP_CMP_HYS PWM OSCILLATO FSW FSW BATFET GATE DR VBATDRV_ON VBATDRV_SUPPLEME NT | Independent comparator hysteresis R AND RAMP PWM switching frequency PWM switching frequency RIVER (BATDRV for NFET) Gate drive voltage on NMOS BATFET BATFET Source-Drain voltage during ideal diode regulation under | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis threshold PWM_FREQ= 0 | 690<br>540 | 770<br>600<br>5.00 | 850<br>660 | mV<br>kHz<br>kHz | | VINDEP_CMP_HYS PWM OSCILLATO F <sub>SW</sub> F <sub>SW</sub> BATFET GATE DR V <sub>BATDRV_ON</sub> V <sub>BATDRV_SUPPLEME</sub> | Independent comparator hysteresis R AND RAMP PWM switching frequency PWM switching frequency RIVER (BATDRV for NFET) Gate drive voltage on NMOS BATFET BATFET Source-Drain voltage during ideal diode regulation under supplement mode | trigger CMPOUT pulling down, Negative polarity CMP_POL=0b. Comparator CMPIN_TR hysterisis threshold PWM_FREQ= 0 | 690<br>540<br>4.70 | 100<br>770<br>600<br>5.00<br>30.00 | 850<br>660 | mV kHz kHz V mV | Copyright © 2024 Texas Instruments Incorporated 18 Product Folder Links: BQ25770G | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|------| | R <sub>DS_HI_ON_Q1</sub> | High side driver (HSD) turn on resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 4.5 V | | 1.00 | | Ω | | R <sub>DS_HI_OFF_Q1</sub> | High side driver turn off resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 4.5 V | | 0.4 | 0.6 | Ω | | V <sub>BTST1_REFRESH</sub> | Bootstrap refresh comparator falling threshold voltage | V <sub>BTST1</sub> - V <sub>SW1</sub> when low side refresh pulse is requested | 3.0 | 3.3 | 3.6 | V | | PWM LOW SIDE I | DRIVER (LODRV1_A for Q2_A, LODR\ | /1_B for Q2_B) | | | | | | R <sub>DS_LO_ON_Q2</sub> | Low side driver (LSD) turn on resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 4.5 V | | 1.0 | | Ω | | R <sub>DS_LO_OFF_Q2</sub> | Low side driver turn off resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 4.5 V | | 0.4 | 0.6 | Ω | | PWM HIGH SIDE | DRIVER (HIDRV2 for Q4) | | | | | | | R <sub>DS_HI_ON_Q4</sub> | High side driver (HSD) turn on resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 4.5 V | | 1.50 | | Ω | | R <sub>DS_HI_OFF_Q4</sub> | High side driver turn off resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 4.5 V | | 0.50 | 0.80 | Ω | | V <sub>BTST2_REFRESH</sub> | Bootstrap refresh comparator falling threshold voltage | V <sub>BTST2</sub> - V <sub>SW2</sub> when low side refresh pulse is requested | 3.0 | 3.3 | 3.6 | V | | PWM LOW SIDE I | DRIVER (LODRV2 for Q3) | | | | | | | R <sub>DS_LO_ON_Q3</sub> | Low side driver (LSD) turn on resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 4.5 V | | 1.10 | | Ω | | R <sub>DS_LO_OFF_Q3</sub> | Low side driver turn off resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 4.5 V | | 0.40 | 0.70 | Ω | | INTERNAL SOFT | START During Charge Enable | | | | | | | SS <sub>STEP_DAC</sub> | Soft Start Step Size | | | 8 | | mA | | INTEGRATED BT | ST DIODE (D1_X) | | | | | | | V <sub>F_D1</sub> | Forward bias voltage | IF = 20 mA at 25°C | | 0.8 | | V | | INTEGRATED BT | ST DIODE (D2) | | | | | | | V <sub>F_D2</sub> | Forward bias voltage | IF = 20 mA at 25°C | | 0.8 | | V | | INTERFACE | | | | | | | | LOGIC INPUT (SE | OA, SCL, EN_OTG) | | | | | | | V <sub>IN_LO_EN_OTG</sub> | Input low level for EN_OTG pin | | | | 0.8 | V | | V <sub>IN_ HI_EN_OTG</sub> | Input high level for EN_OTG pin | | 1.35 | | | V | | LOGIC OUTPUT | OPEN DRAIN SDA | | | | | | | V <sub>OUT_LO_SDA</sub> | Output Saturation Voltage | 5 mA drain current | | | 0.3 | V | | V <sub>OUT_LEAK_SDA</sub> | Leakage Current | V = 5.5V | -1 | | 1 | μΑ | | LOGIC OUTPUT | OPEN DRAIN CHRG_OK | | | | | | | V <sub>OUT_LO_CHRG_OK</sub> | Output Saturation Voltage | 5 mA drain current | | | 0.4 | V | | V <sub>OUT_LEAK</sub><br>_CHRG_OK | Leakage Current | V = 5.5V | -1 | | 1 | μΑ | | LOGIC OUTPUT | OPEN DRAIN CMPOUT | | | | | | | V <sub>OUT_LO_CMPOUT</sub> | Output Saturation Voltage | 5 mA drain current | | | 0.4 | V | | V <sub>OUT_LEAK</sub><br>_CMPOUT | Leakage Current | V = 5.5V | -1 | | 1 | μΑ | | LOGIC OUTPUT | PEN DRAIN (PROCHOT) | | | | | | | V <sub>OUT_LO_PROCHOT</sub> | Output saturation voltage | 50 Ω pullup to 1.05 V / 5-mA | | | 0.4 | V | | V <sub>OUT</sub> _<br>LEAK_PROCHOT | Leakage current | V = 5.5 V | -1 | | 1 | μΑ | | ANALOG INPUT ( | ILIM_HIZ) | | | | | | | V <sub>HIZ_LOW</sub> | Voltage to get out of HIZ mode | ILIM_HIZ pin rising | | 0.7 | 0.8 | V | $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV\_FALL}$ , $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------|-------|--------|-------|------| | V <sub>HIZ_ HIGH</sub> | Voltage to enable HIZ mode | ILIM_HIZ pin falling | 0.4 | 0.5 | | V | | V <sub>ILIM_ENZ</sub> | Voltage to disable external current limit function on ILIM_HIZ pin (EN_EXTLIM=1b) | ILIM_HIZ pin rising | | 4.1 | 4.2 | V | | V <sub>ILIM_EN</sub> | Voltage to enable external current limit function on ILIM_HIZ pin (EN_EXTLIM=1b) | ILIM_HIZ pin falling | 3.9 | 4.0 | | V | | ANALOG INPUT ( | CELL_BATPRES) | | | | | | | V <sub>CELL_5S</sub> | 58 | CELL_BATPRES pin voltage as percentage of REGN = 5 V | 90.0% | 100.0% | | | | V <sub>CELL_4S</sub> | 48 | CELL_BATPRES pin voltage as percentage of REGN = 5 V | 68.4% | 75.0% | 81.5% | | | V <sub>CELL_3S</sub> | 38 | CELL_BATPRES pin voltage as percentage of REGN = 5 V | 51.7% | 55.0% | 65.0% | | | V <sub>CELL_2S</sub> | 28 | CELL_BATPRES pin voltage as percentage of REGN = 5 V | 18.4% | 40.0% | 48.5% | | | V <sub>CELL_BATPRES_RIS</sub> | Battery is present | CELL_BATPRES rising | 18.0% | | | | | V <sub>CELL_BATPRES_FAL</sub> | Battery is removed | CELL_BATPRES falling | | | 14.7% | | ## **6.6 Timing Requirements** | | | MIN | NOM | MAX | UNIT | | | | |---------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--| | Comparator and Battery Charger Timing | | | | | | | | | | t <sub>TRANS_CHG</sub> | Charge current transit from pre-charge level to fast-charge level time duration | | 5 | | ms | | | | | HOST COM | MUNICATION FAILURE | | | | | | | | | t <sub>BOOT</sub> | Deglitch for watchdog reset signal | 10 | | | ms | | | | | | Watchdog timeout period, REG0x12[14:13]=01 | 4 | 5.5 | 7 | S | | | | | t <sub>WDI</sub> | Watchdog timeout period, REG0x12[14:13]=10 | 70 | 88 | 105 | S | | | | | | Watchdog timeout period, REG0x12[14:13]=11 | 140 | 175 | 210 | s | | | | Copyright © 2024 Texas Instruments Incorporated ### 6.7 Typical Characteristics BQ25770G $R_{AC}$ = 10 m $\Omega$ , $R_{SR}$ = 5 m $\Omega$ , Inductance = 3.3 $\mu H$ , CCM Frequency = 600 kHz 21 ### 6.7 Typical Characteristics BQ25770G (continued) Product Folder Links: BQ25770G ### 6.7 Typical Characteristics BQ25770G (continued) ### 7 Detailed Description #### 7.1 Overview The BQ25770G is a Narrow VDC buck-boost charger controller for portable electronics such as notebook, detachable, ultrabook, tablet, and other mobile devices with rechargeable batteries. It provides seamless transition between different converter operation modes (buck, boost, or buck-boost), fast transient response, and high light load efficiency. The BQ25570G supports a wide range of power sources, including USB-C PD EPR ports, legacy USB ports, traditional AC-DC adapters, and so forth. It takes input voltage from 3.5 V to 40 V and charges a battery of 2 to 5-cell in series. In the absence of an input source, the BQ25770G supports the USB On-the-Go (OTG) function from a cell battery to generate an adjustable 3 V to 5 V at the USB port with 20-mV resolution. The BQ25770G features Dynamic Power Management (DPM) to limit input power and avoid AC adapter overloading. During battery charging, as system power increases, charging current is reduced to maintain total input current below adapter rating. If system power demand temporarily exceeds adapter rating, the BQ25770G supports the NVDC architecture to allow battery discharge energy to supplement system power. The BQ25770G monitors adapter current, battery current, and system power. The flexibility of the programmable PROCHOT output goes directly to the CPU for throttling back when needed. The latest version of the USB-C PD specification includes Fast Role Swap (FRS) to ensure power role swapping occurs in a timely fashion so that the device(s) connected to the dock never experience momentary power loss or glitching. The device integrates FRS with compliance to the USB-C PD specification. The TI patented switching frequency dithering pattern can significantly reduce EMI noise over the entire conductive EMI frequency range (150 kHz to 30 Mhz). Multiple dithering scale options are available to provide flexibility for different applications to simplify EMI noise filter design. In order to be compliant with Intel IMVP8 / IMVP9, the BQ25770G includes a PSYS function to monitor the total platform power from the adapter and battery. Besides PSYS, it provides both an independent input current buffer (IADPT) and a battery current buffer (IBAT) with highly accurate current sense amplifiers. If the platform power exceeds the available power from the adapter and battery, a PROCHOT signal is asserted to the CPU so that the CPU optimizes its performance to the power available to the system. The host controls input current, charge current, and charge voltage registers with high resolution, high accuracy regulation limits. It also sets the PROCHOT timing and threshold profile to meet system requirements. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Power-Up Sequence The device powers up from the higher voltage of VBUS or VBAT through internal power selector. The charger starts up when VBUS exceeds $V_{VBUS\_UVLOZ}$ or VBAT exceeds $V_{VBAT\_UVLOZ}$ for 5ms. Upon POR(power on reset) the charger resets all the registers to the default state. Another 5 ms later, the user registers become accessible to the host. When VBAT> VBAT\\_UVLO: if VBUS falls below VBUS\_UVLO then adapter removal is detected to enter battery only low power mode. When VBAT< VBAT\_UVLO: if VBUS falls below VBUS\_UVLO then device is off without I2C communication and device will POR when VBUS rise above VBUS\_UVLOZ. Power up sequence when the charger is powered up from VBUS: - After VBUS rises above V<sub>VBUS\_UVLOZ</sub>, there is 50ms deglitch time. After this 50ms deglitch time, charger enables REGN\_A/B LDOs. CHRG\_OK pin goes high and STAT\_AC is set to 1b once REGN\_A/B voltages ramp up. (If EN\_LWPWR set to 0b then device will be in performance mode, REGN\_A/B will be kept on there is a battery present before VBUS is plugged in) - MODE pin detection is executed after device POR to determine converter topology, converter compensation option and converter switching frequency. - VBUS qualification is then executed. During VBUS qualification process, there is a internal 20mA current sink 100ms pulse adding on VBUS pin to make sure the input source is strong enough to pass qualification. During this 100ms if V<sub>VBUS\_CONVEN</sub><VBUS <V<sub>ACOV\_RISE</sub>, then charger passes VBUS qualification and proceeds to the next step. However, if V<sub>VBUS\_UVLOZ</sub> < VBUS < V<sub>VBUS\_CONVEN</sub> or VBUS> V<sub>ACOV\_RISE</sub> then charger fails VBUS qualification, the charger will re-qualify VBUS every 2 s. During this 2 s, even if VBUS rise up higher than V<sub>VBUS\_CONVEN</sub>, the converter is still shutting down due to failing VBUS qualification at the beginning. - During VBUS qualification, Battery cell configuration is read at CELL\_BATPRES pin voltage and compared to REGN\_A/B to determine cell configuration. The default value of CHARGE\_VOLTAGE(), CHARGE\_CURRENT(),VRECHG(), VSYS\_MIN() and SYSOVP thresholds are loaded respectively. Also IINDPM is detected at ILIM\_HIZ pin steady state voltage. - After passing the qualification, VBUS ADC is executed one time to read the no-load VBUS voltage and save the value into ADC\_VBUS() register. - Check voltage between VBUS and ACP\_A (VBUS-ACP\_A) is below V<sub>SC\_VBUSACP\_FALLING</sub> to make sure eFuse or PFETs are fully turned on. If not, hold on converter power up until SC\_VBUSACP is not triggered. - Normally 226 ms after VBUS above V<sub>VBUS\_CONVEN</sub>, converter powers up. If SC\_VBUSACP keeps triggered then converter power up could wait until it is cleared. Power up sequence when the charger is powered up from VBAT: - If only battery is present and the voltage is above V<sub>VBAT\_UVLOZ</sub>, charger wakes up and the BATFET is turned on and connecting the battery to system. - MODE pin detection is executed right after device POR to determine converter topology, converter compensation option and converter switching frequency. - By default, the charger is in low power mode (EN\_LWPWR = 1b) with lowest quiescent current. The REGN\_A/B LDO is turned off by default but when EN\_LWPWR=1, the LDO is turned on, the LDO current limit is reduced to 5mA in order to minimize the guiescent current. - The adapter present comparator is activated, to monitor the VBUS voltage. - SDA and SDL lines stand by waiting for host commands. - Device can move to performance mode by configuring EN\_LWPWR = 0b. The host can enable IBAT buffer through setting EN\_IBAT=1b to monitor discharge current. The PSYS also can be enabled by the host. CELL\_BATPRES pin detection is executed one time when CELL\_BATPRES pin is pulled up or REGN\_A/B rise up from GND to steady state value. Note under battery only low power mode, CELL\_BATPRES detection is not executed. - In performance mode, the REGN\_A/B LDO is always available to provide an accurate reference and gate drive voltage for the converter. Copyright © 2024 Texas Instruments Incorporated #### 7.3.2 MODE Pin Detection Fixed pull down resistor is needed on MODE pin for charger multi-function programming. Refer to 表 7-1for typical resistance corresponding to each programming code. Both E96(±1%) and E48 (±2%) tolerance resistors can be used here. The two programming items are: - Compensation Adjustment: The device can support both normal compensation and slower bandwidth compensation under extreme application scenario. When input VBUS effective capacitance is higher than 10uF, recommend to adopt "normal" option to get best transient performance; when input VBUS capacitance is lower than 10uF, recommend to adopt "slow" option to ensure converter operation stability. - Switching frequency: The device supports both 600kHz and 800kHz switching frequency. Based on MODE pin detection, PWM\_FREQ bit will be programmed accordingly. | ₹ 7-1. MODE FIN Flogramming Table | | | | | | | | | | |-----------------------------------|-----------------------|-----------------------|-----------------------|--------------------------------|----------------------------|-----------------|--|--|--| | MODE_STAT<br>BIT | MINIMUM<br>RESISTANCE | TYPICAL<br>RESISTANCE | MAXIMUM<br>RESISTANCE | TOPOLOGY | COMPENSATION<br>ADJUSTMENT | PWM_FREQ<br>BIT | | | | | 000b | 0 kΩ | 3.57 | 3.79 kΩ | Quasi dual phase<br>buck-boost | Normal | 1b (600 kHz) | | | | | 001b | 4.42 kΩ | 4.64 kΩ | 4.87 kΩ | Quasi dual phase<br>buck-boost | Normal | 0b (800 kHz) | | | | | 010b | 5.76 kΩ | 6.04 kΩ | 6.34 kΩ | Quasi dual phase<br>buck-boost | Slow | 1b (600 kHz) | | | | | 011b | 7.87 kΩ | 8.25 kΩ | 8.66 kΩ | Quasi dual phase<br>buck-boost | Slow | 0b (800 kHz) | | | | | High Fault<br>(000b) | 47.5 kΩ | | Open circuit | Quasi dual phase<br>buck-boost | Normal | 1b (600 kHz) | | | | 表 7-1. MODE Pin Programming Table #### 7.3.3 REGN Regulator (REGN LDO) The REGN LDO regulator provides a regulated bias supply for the IC and external pull up. Additionally, REGN voltage is also used to drive the buck-boost switching FETs. The pull-up rail of CELL\_BATPRES pin and ILIM\_HIZ pin can be connected to REGN as well. When there is no valid external 5V voltage source available on the system then REGN LDO will be powered from either the VBUS pin or VSYS pin. REGN power selector selects the lower of VBUS and VSYS if both greater than 6V; should select the higher of VBUS and VSYS is they're both lower than 6V; and should select the one higher than 6V if there is only one higher than 6V. Both REGN\_A and REGN\_B pins are connected to REGN LDO internally, no external connections between REGN\_A and REGN\_B are needed, however 2.2uF local decoupling capacitance are needed for both REGN\_A and REGN\_B pins. When there is a qualified 5V supply in the system, it can be leveraged as a REGN source. This can reduce power loss from the internal LDO, especially when both VBUS and VSYS are much higher than 5V. The LDO can be configured to be over-driven by external 5V source. Then REGN pin will change from an analog output pin to an analog input pin. REGN\_EXT bit is employed to configure in the following method. - When there is no qualified external 5V source, host should configure REGN\_EXT=0b(default status), then the internal REGN LDO regulation output voltage is 5V to normally support internal bias and switching MOSFET gate drive. There is an internal current limit to prevent LDO from over load. The current limit level is IREGN LIM CHARGING and it is marked as current limit 1. - When there is dedicated qualified external 5V source(above 4.8V and below V<sub>REGN\_OV\_RISE</sub>) and REGN is the only load on external source, host should configure REGN\_EXT=1b to reduce internal REGN LDO regulation output voltage to be V<sub>REGN\_REG\_EXT</sub>(4.5V), then external 5V regulator can over drive internal LDO. Maximum500mA current limit is needed for external power supply to prevent over current damaging on internal bootstrap diode. Application diagram is referring to ☑ 7-1. - When the external 5V source (above 4.8V and below V<sub>REGN\_OV\_RISE</sub>) is also supporting other loads besides REGN, a dedicated blocking circuit is needed to prevent REGN current from sourcing into external loads before external 5V buck converter ramp up shown in ☑ 7-2. Before external 5V regulator power good(PG) is active, the Q<sub>BLK</sub> serves to block external loading impact on REGN\_A pin. After external 5V ramps up, Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 external 5V regulation PG is active and $Q_{BLK}$ is turned on to distribute 5V to REGN\_A pin. Host should configure REGN\_EXT=1b to reduce internal REGN LDO regulation output voltage to be $V_{REGN\_REG\_EXT}(4.5V)$ , then external 5V regulator can over drive to internal LDO automatically. • When external 5V source is above V<sub>REGN\_OV\_RISE</sub>, the charger should stop switching, pull down CHRG\_OK pin and trigger FAULT\_REGN status bit referring to セクション 7.3.26.11. 図 7-1. External Dedicated 5-V Source Over Drive REGN 図 7-2. External 5-V Source with Load Over Drive REGN The power dissipation for driving the gates via the REGN LDO is: $P_{REGN} = (VAC - V_{REGN}) Q_{G(TOT)} \cdot f_{SW}$ , where $Q_{G(TOT)}$ is the sum of the total gate charge for all practical switching FETs (1A,1B,2A,2B,3 and 4) and $f_{SW}$ is the programmed switching frequency. Under battery only condition, it is flexible to configure REGN on and off through below method: Copyright © 2024 Texas Instruments Incorporated - When charger is configured in low power mode(EN\_LWPWR=1b), REGN by default is turned off(EN\_REGN\_LWPWR=0b). If customer needs REGN voltage to supply circuit, the charger enables REGN by setting EN\_REGN\_LWPWR=1b. In order to save quiescent current under low power mode, REGN current capability is scaled down to 5 mA typical and 3 mA minimum. When it receives host command to start up converter, like OTG or VAP mode is enabled, then REGN should automatically recover to full scale to support large gate drive current demand even with EN\_LWPWR=1b. - When charger is configured in performance mode(EN\_LWPWR=0b), REGN should be turned on with full scale capability neglecting EN\_REGN\_LWPWR configuration. This is needed to support OTG, VAP, PSYS, IBAT, PROCHOT, and ADC features. #### 7.3.4 Independent Comparator Function When CMPIN\_TR pin is muxed for independent comparator input by configuring CMPIN\_TR\_SELECT=0b, the comparator output is low effective and the output can be latched through setting EN\_CMP\_LATCH =1b. Host can clear comparator output by toggling EN\_CMP\_LATCH bit. Comparator polarity is determined through CMP\_POL bit; comparator output deglitch time is adjustable through CMP\_DEG bits. With polarity HIGH (CMP\_POL = 1b), there is no internal hysteresis, user can place two resistors ( $R_{CMP1}$ and $R_{CMP2}$ ) to program hysteresis externally referring to $\boxed{2}$ 7-3. With polarity LOW (CMP\_POL = 0b), the internal hysteresis is fixed at 100 mV. CMP\_POL=1b comparator hysteresis: 5V\* $R_{CMP1}/R_{CMP2}$ Example: $R_{CMP1}$ =10k $\Omega$ ; $R_{CMP2}$ =1M $\Omega$ Comparator Hysteresis is 50mV 図 7-3. Comparator Hysteresis External Adjustment Under CMP\_POL=1b The comparator has a dedicated force converter off protection feature which can be triggered through external system circuit. To enable this feature, set FRC\_CONV\_OFF=1b. Then, when the comparator output is low, the converter will be turned off, FAULT\_FRC\_CONV\_OFF will be set to 1b, and the CHRG\_OK pin will be pulled low to inform the host EC. When the comparator output returns to high, the FAULT\_FRC\_OFF bit is cleared and the converter resumes switching automatically. Upon adapter removal, force converter off fault should be cleared one time, if the comparator is still triggered low then the fault should be re-triggered again to keep converter disabled. No matter CMPIN\_TR pin function selection, it always has dedicated ADC channel which can be enabled though setting EN\_ADC\_CMPIN=1b. Under battery only low power mode (EN\_LWPWR=1b), there is a dedicated user register bit EN\_LWPWR\_CMP to enable independent comparator with minimum quiescent current consumption. When EN\_LWPWR\_CMP=1b the independent comparator is enabled. #### 7.3.5 Battery Charging Management The device charges 2-cell up-to 5-cell Li-lon batteries. The charge cycle can be fully controlled by host, or it can be autonomous (requiring no host interaction). ### 7.3.5.1 Autonomous Charging Cycle When autonomous battery charging is enabled (EN\_AUTO\_CHG=1b, CHRG\_INHIBIT=0b and CHARGE\_CURRENT() register is not 0 mA), the device autonomously completes a charging cycle without host involvement. The battery charging parameters can be programmed by CHARGE\_VOLTAGE() and CHARGE\_CURRENT(). The host can always control the charging operation and optimize the charging parameters by writing to the corresponding registers. Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 #### 表 7-2. Li-Ion Charging Parameter Default Settings | DEFAULT MODE | BQ2577x | | | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--| | Charge Stages | Precharge $\rightarrow$ Fast Charge (CC) $\rightarrow$ Taper Charge (CV) $\rightarrow$ Termination $\rightarrow$ Recharge | | | | Cell count (n_cell) | Set by CELL_BATPRES pin | | | | Charge Voltage (CHARGE_VOLTAGE()) | 4.2V / Cell | | | | Charge Current(CHARGE_CURRENT()) | 0A(Need host configuration) | | | | Termination Current (ITERM) | 256mA | | | | Recharge Voltage (VRECHG) | CHARGE_VOLTAGE()-200mV | | | | Pre-Charge Current(IPRECHG) | 384mA | | | | Safety Timer | 12 hours | | | An autonomous charge cycle starts when the following conditions are valid: - Converter starts up - Battery autonomous charge is enabled (EN\_AUTO\_CHG = 1b) - CHARGE\_CURRENT() register is not 0 mA - · CHRG INHIBIT bit is not 1b - No SYSOVP/VSYS UVP/ACOC/TSHUT/BATOVP/BATDOC/SC VBUSACP/Force converter off faults - No safety timer fault The device automatically terminates the charging cycle when the charging current is below termination threshold, charge voltage is above recharge threshold, and device is not in DPM mode. When a full battery voltage is discharged below recharge threshold (threshold selectable via VRECHG[3:0] bits), the device automatically starts a new charging cycle. After the charge is terminated automatically, changing CHRG\_INHIBIT bit from 1b to 0b or CHARGE\_CURRENT() from 0A to non zero value can initiate a new charging cycle. The status register (CHRG STAT) indicates the different charging phases as: - 000 Not Charging - 001 Trickle Charge (VBAT < V<sub>BAT SHORT</sub>) - 010 Pre-charge (V<sub>BAT\_SHORT</sub> < VBAT < VSYS\_MIN() setting)</li> - 011 Fast-charge (CC mode) - 100 Taper Charge (CV mode) - 101 Reserved - 110 Reserved - 111 Charge Termination Done #### 7.3.5.2 Battery Charging Profile The device charges the battery in four phases: trickle charge, pre-charge, constant current, constant voltage. At the beginning of a charging cycle, the device checks the battery voltage and regulates current/voltage accordingly. If autonomous charging is enabled, automatic termination can be achieved and automatic recharge will begin when VBAT drops below certain value of CHARGE\_VOLTAGE(), user registers VRECHG bits are used to configure battery re-charge threshold. When charger is in trickle charge status (VBAT<V<sub>BAT\_SHORT</sub>) and EN\_LDO=1b, charge current is upper limited by I<sub>BAT\_SHORT</sub> to prevent battery from overcurrent charge and wake up battery pack. The practical charge current should be the lower value of CHARGE\_CURRENT() and I<sub>BAT\_SHORT</sub> to provide EC flexibility to program trickle charge current following battery package request. Note when EN\_LDO=0b, I<sub>BAT\_SHORT</sub> current clamp is not effective and provide EC flexibility to program charge current through CHARGE\_CURRENT() register. When charger is in pre-charge status (V<sub>BAT\_SHORT</sub><VBAT<VSYS\_MIN()) and EN\_LDO=1b, charge current is the lower value of IPRECHG() and CHARGE\_CURRENT() setting; and the maximum charge current is limited by maximum setting of IPRECHG() which is 2048mA to prevent overheat generated on BATFET. Under this condition larger VSYS\_MIN() minus VBAT delta and larger charge current should generate more thermal dissipation at BATFET which should be properly limited to ensure safe operation. Therefore the device has additional two levels current clamp to ensure the maximum BATFET dissipation loss below 2W based on the relationship between VBAT and VSYS\_MIN() setting referring to 表 7-9. Note when EN\_LDO=0b, pre-charge current limit (IPRECHG()) is not effective and provide EC flexibility to program charge current through CHARGE\_CURRENT() register. 表 7-3. Default Charging Current Setting | VBAT CONDITION | CHARGING CURRENT | DEFAULT SETTING | CHRG_STAT | |------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------|-----------| | VBAT< V <sub>BAT_SHORT</sub> | I <sub>BAT_SHORT</sub> | 128mA | 001 | | V <sub>BAT_SHORT</sub> <vbat< td="" vsys_min()<=""><td>I<sub>PRECHG</sub></td><td>384mA</td><td>010</td></vbat<> | I <sub>PRECHG</sub> | 384mA | 010 | | VSYS_MIN() <vbat<charge_v<br>OLTAGE()</vbat<charge_v<br> | CHARGE_CURRENT() | 0A (need host to configure based on battery request) | 011 | If the charger device is in DPM regulation during charging, the actual charging current will be less than the programmed value. In this case, termination is temporarily disabled and the charging safety timer is counted at half the clock rate, as detailed in Charging Safety Timer section. 図 7-4. Typical Li-Ion Battery Charging Profile ### 7.3.5.3 Charging Termination When autonomous charging is not enabled (EN AUTO CHG=0b), the battery charging termination be can be executed when host write CHARGE CURRENT() register to 0A or set CHRG INHIBIT=1b based on battery gauge device request. When autonomous charging is enabled (EN\_AUTO\_CHG=1b), the device terminates a charge cycle when the battery voltage is above the recharge threshold, the converter is operated in the battery constant voltage regulation loop and the current is below the termination current threshold (ITERM() register setting). After the charging cycle is completed, the CHARGE CURRENT() register is set to 0A to terminate charge and BATFET turns off. The original CHARGE\_CURRENT() register setting is logged internally and resumes it to CHARGE\_CURRENT() when re-charge condition is detected to restart charging. The converter keeps running to power the system and the BATFET can turn on again if the supplement mode is triggered. When termination is done, the status register CHRG\_STAT is set to 111b. The charger can be configured to pull down CHRG\_OK pin for minimum 256 µs to inform host that charging is terminated when CHRG\_OK\_INT bit is set to 1b. Termination is temporarily disabled when the charger device is in input current (IINDPM), input voltage (VINDPM) or TREG thermal regulation. The deglitch times for determining IINDPM active and VINDPM active is 1 ms, and deglitch times for determining TREG active is 10 ms. #### 7.3.5.4 Charging Safety Timer The device has a built-in fast charge safety timer to prevent extended charging cycle due to abnormal battery conditions. The user can program fast charge safety timer through CHG\_TMR register bits. When safety timer expires, charging should stop through setting CHARGE\_CURRENT() to 0A. The status register CHG\_TMR\_STAT bit is set to 1 and CHRG\_STAT bits will be set to 000b(not charging), and CHRG\_OK pin can be configured to be pulled low for minimum 256us to inform host if CHRG\_OK\_INT=1b. CHG\_TMR\_STAT bit will keep its 1b status until safety timer gets reset. The safety timer feature can be disabled by clearing EN\_CHG\_TMR bit. During IINDPM and VINDPM regulation, or TREG thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the programmed setting. For example, if the charger is in input current regulation throughout the whole charging cycle, and the safety timer is set to 5 hours, then the timer will expire in 10 hours. This half clock rate feature can be disabled by setting EN\_TMR2X = 0. Changing the EN\_TMR2X bit while the device is running has no effect on the safety timer count, other than forcing the timer to count at half the rate under the conditions dictated above. The deglitch times for determining IINDPM active and VINDPM active is 1ms, and deglitch times for determining TREG active is 10ms. During faults which disable charging, timer is suspended. Since the timer is not counting in this state, the EN\_TMR2X bit has no effect. Once the fault goes away, safety timer resumes. If the charging cycle is stopped and started again, the timer gets reset (toggle CHRG\_INHIBIT bit restarts the timer, change CHARGE\_CURRENT() register from non zero to zero and then non zero, charged battery falls below recharge threshold after termination). The safety timer is reset for the following events: - Charging cycle stop and restart (toggle CHRG\_INHIBIT bit, or charge-terminated battery falls below recharge threshold after termination, or change CHARGE\_CURRENT() register from zero and then non zero) - 2. BAT voltage changes from pre-charge to fast-charge or vice versa - 3. Safety Timer (CHG\_TMR[1:0]) register bits are changed - 4. Toggle EN\_CHG\_TMR bit, when EN\_CHG\_TMR becomes 0b, the safety timer should be reset and count from beginning when re-enable again(EN\_CHG\_TMR=1b) The pre-charge safety timer (fixed 2hr counter that runs when VBAT < VSYS\_MIN()), follows the same rules as the fast-charge safety timer in terms of getting suspended, reset, and counting at half-rate when EN\_TMR2X is set. Note pre-charge safety timer applies to both pre-charge and trickle charge phase. #### 7.3.6 Temperature Regulation (TREG) In high power application, monitoring and controlling external component temperature can enhance reliability by limiting the total converter power under certain scenarios. The CMPIN\_TR pin can be configured as temperature regulation feedback sensing pin when CMPIN\_TR\_SELECT=1b. It is the temperature feedback pin temperature regulation loop. The external voltage divider circuit is shown in $\boxtimes$ 7-5 consisting of R<sub>S</sub> and NTC resistor R<sub>TH</sub>. External NTC is placed where temperature is regulated (for example charger power stage) and generates feedback voltage on CMPIN\_TR pin based on temperature variation. When temperature is lower than target, the voltage should be above 1.2 V, temperature regulation is not effective and TREG\_STAT=0b ; As temperature increases, CMPIN\_TR pin voltage drops to V<sub>TREG</sub>=1.2 V or lower , converter begin to reduce converter current and regulate CMPIN\_TR voltage to stay at 1.2 V and set TREG\_STAT=1b which is locked until host read or REG\_RESET bit action. Copyright © 2024 Texas Instruments Incorporated To enable temperature regulation feature: - Set CMPIN TR\_SELECT=1b to configure CMPIN\_TR\_SELECT pin as temperature regulation feedback pin. - Make sure AC is plugged in and charge is enabled CHARGE\_CURRENT() is non-zero and CHRG\_INHIBIT=0b). - Set EN\_TREG=1b to enable temperature regulation and pull CMPOUT pin to GND. The $R_S$ and NTC resistor $R_{TH}$ network generate some quiescent current which may not be negligible under light load. In order to reduce quiescent current under light load, instead of pull down $R_{TH}$ to GND locally at power stage, we can pull down through CMPOUT pin shown in $\boxtimes$ 7-5. Under either TREG is enabled (CMPIN\_TR\_SELECT=1b & EN\_TREG=1b) or thermal PROCHOT channel is enabled (CMPIN\_TR\_SELECT=1b & PP\_THERMAL=1b), then CMPOUT pin is pulled down to GND to generate sensing voltage on CMPIN\_TR pin. However under light load both TREG and PP\_THERMAL can be both disabled (CMPIN\_TR\_SELECT=1b & EN\_TREG=0b & PP\_THERMAL=0b), then device will keep CMPOUT pin high impedance to reduce quiescent current flow through voltage divider network. ☑ 7-5. Recommended Configuration for CMPIN TR Temperature Regulation The target temperature regulation value can be chosen through configuring $R_S$ fixed resistor. A 10k NTC thermistor(ERTJ0EG103FA) is recommended in this application, corresponding $R_S$ fixed value can be calculated through equation below. The $R_S$ corresponding value at $60^{\circ}\text{C}/80^{\circ}\text{C}/100^{\circ}\text{C}$ TREG refers to 表 7-4. The corresponding CMPIN\_TR pin voltage with swept temperature under $60^{\circ}\text{C}/80^{\circ}\text{C}/100^{\circ}\text{C}$ TREG configuration can be found in $\boxtimes$ 7-6. Based on this graph, besides temperature regulation function, the NTC temperature can also be measured through CMPIN\_TR pin voltage. The device has a dedicated CMPIN\_TR pin voltage ADC channel which can be enabled through setting EN\_ADC\_CMPIN=1b. There is a dedicated PROCHOT profile in case regulation target gets overheat more than TREG target. The profile can enabled through setting PP\_THERMAL=1b referring to $\boxtimes$ 7-10. $$R_S = \frac{5V - 1.2V}{1.2V} * R_{NTC} @ TREG$$ (1) 表 7-4. CMPIN\_TR Pin RC Network Configuration Reference Based on ERTJ0EG103FA NTC | R <sub>S</sub> | TREG TEMPERATURE | | | |----------------|------------------|--|--| | 9.53kΩ | 60°C | | | | 5.23kΩ | 80°C | | | | 3.01kΩ | 100°C | | | Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 33 ☑ 7-6. CMPIN\_TR Pin Voltage vs Temperature Under Different Regulation Target (60°C/80°C/100°C) #### 7.3.7 Vmin Active Protection (VAP) When Battery Only Mode When only battery is connected and adapter is removed, the system peak power pulse for a 2S or 3S system can be very high if the SoC and motherboard systems spikes coincide. These spikes are expected to be very rare, but possible. During these high power spikes, VSYS voltage could drop lower than minimum system voltage and crash the system considering the impedance of BATFET, charge sensing resistor and battery pack internal resistance. In VAP mode the charger first charges up the voltage of the input decoupling capacitors at VBUS to store a certain amount of energy. During these high system power spikes, the the energy stored in the input capacitors will supplement the system, to prevent the system voltage from dropping below the minimum system voltage and leading the system to black screen. The VAP mode can help to achieve much better Turbo performance for Intel CPU. Overall VAP mode is both a protection mechanism used to keep the system voltage from drooping below its minimum operational voltage and a method to boost Turbo performance by allowing Intel CPU to set a peak power higher than the capability of the battery. ☑ 7-7. Vmin Active Protection (VAP) Mode Operation Diagram To enter VAP mode follow the steps below: - Set VAP input capacitor voltage regulation target in OTG VOLTAGE(). - Set VAP mode loading current in OTG CURRENT(). - Set VSYS TH1 as the VSYS threshold to begin VAP shooting. - Set VSYS TH2 as the VSYS threshold to trigger PROCHOT. - Set VBUS VAP TH as the VBUS threshold to trigger PROCHOT. - Set OTG\_VAP\_MODE=0b to use EN\_OTG pin to enabled/disable VAP mode. - Remove adapter and pull up EN OTG pin to enter VAP mode. When an adapter is plugged in or CPU goes to sleep mode, the host can follow below steps to exit VAP mode: - Pull down EN OTG pin to disable VAP mode - Set OTG\_VAP\_MODE=1b to use EN\_OTG pin to enable/disable OTG mode. EN OTG pin is used as multi-function pin to enable OTG, VAP and FRS mode. In order to enter VAP mode correctly, refer to 表 7-5 case 7 for reference, note OTG VAP MODE=0b should be configured before EN OTG pin is pulled high. After EN OTG pin is pulled up, it is not recommended to change OTG VAP MODE bit value. #### 7.3.8 Two Level Battery Discharge Current Limit To prevent the triggering of battery overcurrent protection and avoid battery wear-out, two battery current limit levels (IDCHG TH1 and IDCHG TH2) PROCHOT profiles are recommended. Define IDCHG TH1 through REG0x34h[15:10], IDCHG TH2 is set through REG0x36[5:3] for fixed percentage of IDCHG TH1. There are dedicated deglitch time setting registers (IDCHG DEG1 and IDCHG DEG2) for both IDCHG TH1 and IDCHG TH2. - When battery discharge current is continuously higher than IDCHG\_TH1 for more than IDCHG\_DEG1 deglitch time, PROCHOT is asserted immediately. If the discharge current reduces to lower than IDCHG TH1, then the IDCHG DEG1 deglitch time counter resets automatically. STAT IDCHG1 bit will be set to 1 after PROCHOT is triggered. - Setting PP IDCHG1=1b to enable IDCHG TH1 for triggering PROCHOT. - When battery discharge current is continuously higher than IDCHG TH2 for more than IDCHG DEG2 deglitch time, PROCHOT is asserted immediately. If the discharge current reduces to lower than IDCHG\_TH2, then the IDCHG\_DEG2 deglitch time counter resets automatically. STAT IDCHG2 bit will be set to 1 after PROCHOT is triggered. Setting PP IDCHG2=1b to enable IDCHG TH2 for triggering PROCHOT. 図 7-8. Two Level Battery Discharging Current Trigger PROCHOT Diagram #### 7.3.9 Fast Role Swap Feature Fast Role Swap (FRS) means charger quickly swaps from power sink role to power source role to provide an OTG output voltage to accessories when the original power source is disconnected. This feature is defined to transfer the charger from forward mode to OTG mode quickly without dropping VBUS voltage per USB-C PD specification requirement. To enable FRS feature, EN\_FRS bit should be set to 1. When FRS is enabled (EN\_FRS = 1), EN\_OTG bit and converter OTG mode is only enabled after hardware EN\_OTG pin is pulled up. Note when EN\_FRS is reset to 0, EN\_OTG bit will not be reset automatically, in order to fully exit the OTG mode operation EN\_OTG bit need to be reset by the host. The steps for FRS feature operation are listed below. - Set target IOTG current limit in OTG\_CURRENT() - Set target VOTG voltage in OTG\_VOLTAGE() - Set OTG VAP MODE = 1 - Enable FRS feature by setting EN\_FRS = 1. - · Remove adapter and VBUS begin to drop - USB Type-C port PD controller should pull up EN\_OTG pin to enable OTG mode. If VBUS>VOTG at the beginning, the converter shuts down and waits for VBUS dropping to VOTG; as long as VBUS≤VOTG, the converter resumes switching and VOTG (CV/CC) loop takes over. The table below compares VAP, OTG and FRS feature configuration. It is recommended to configure charger into target mode correctly before the EN\_OTG pin is pulled up. After the EN\_OTG pin is pulled up, it is not recommended to change the OTG\_VAP\_MODE and EN\_FRS bits. 表 7-5. VAP /OTG /FRS Configuration Comparison | CONFIGURATION | | | | | | | |---------------|------------|----------------------|------------|------------|-------------------------------|---------------------------------------------| | CASE# | EN_OTG PIN | OTG_VAP_MOD<br>E BIT | EN_OTG BIT | EN_FRS BIT | BATTERY/<br>ADAPTER<br>CONFIG | CHARGER STATUS | | 1 | 0 | X | Х | X | Battery only | Battery only Discharge<br>and converter off | | 2 | 0 | 0 | Х | Х | Adapter+Battery | Forward mode (without FRS) | | 3 | 0 | 1 | Х | 0 | Adapter+Battery | Forward mode (without FRS) | | 4 | 0 | 1 | Х | 1 | Adapter+Battery | Forward mode (with FRS standby) | | 5 | 1 | 1 | 0 | Х | Battery only | Battery only Discharge<br>and converter off | | 6 | 1 | 1 | 1 | X | Battery only | OTG mode | Copyright © 2024 Texas Instruments Incorporated ## 表 7-5. VAP /OTG /FRS Configuration Comparison (続き) | | | CONFIGURATION | | | | | | | | | |-------|------------|----------------------|------------|------------|-------------------------------|----------------|--|--|--|--| | CASE# | EN_OTG PIN | OTG_VAP_MOD<br>E BIT | EN_OTG BIT | EN_FRS BIT | BATTERY/<br>ADAPTER<br>CONFIG | CHARGER STATUS | | | | | | 7 | 1 | 0 | X | X | Battery only | VAP mode | | | | | ### 7.3.10 CHRG\_OK Indicator CHRG\_OK is an active high open drain indicator. Under forward mode when VBUS is above $V_{VBUS\_CONVEN}$ then CHRG\_OK pin behavior is summarized below: - Under non-latched faults ACOV/ACOC/TSHUT/BATOVP (only when charge is enabled)/BATDOC/ REGN\_PG/force converter off, CHRG\_OK will be pulled down for minimum pulse 256 µs. Even the fault is removed before 256 µs expire, the CHRG\_OK pin should still be pulled down until 256 µs timer expires. When 256 µs timer expires, if the fault still exists then the CHRG\_OK pin should be kept low. - Under latched faults SYSOVP/VSYS\_UVP, CHRG\_OK will be pulled down and latched until EC write 0b to FAULT SYSOVP/FAULT VSYS UVP bits. - CHRG\_OK pin can be also configured as interrupt source to inform host about the CHRG\_STAT bits changes. To enable this, host needs to set CHRG\_OK\_INT bit to be 1b, then whenever there is a change in CHRG\_STAT bits, CHRG\_OK pin will be pulled down for 256 µs to inform the host. Note: safety timer changes the CHRG\_STAT status as well when triggered, therefore when CHRG\_OK\_INT bit is set 1b, CHRG\_OK pin is pulled down for 256 µs when safety timer triggers. Under battery only OTG mode, if OTG\_ON\_CHRGOK=1b, the CHRG\_OK pin should be low when converter shuts off due to faults SYSOVP/VSYS\_UVP/OTG\_UVP/OTG\_OVP/TSHUT/BATDOC/REGN\_PG/force converter off; if OTG\_ON\_CHRGOK=0b, the CHRG\_OK pin should be always be pulled down. ## 7.3.11 Input and Charge Current Sensing The charger supports 10 m $\Omega$ and 5 m $\Omega$ for input current sensing . By default 10 m $\Omega$ is enabled by POR setting RSNS\_RAC=0b. If 5-m $\Omega$ sensing is used, configure RSNS\_RAC=1b. Lower current sensing resistor can help improve overall charge efficiency especially under heavy load. At same time, PSYS/IADPT pin accuracy and IINDPM/IOTG regulation accuracy get worse due to effective signal reduction in comparison to error signal components. The charger supports 5 m $\Omega$ and 2 m $\Omega$ for charge current sensing . By default 5 m $\Omega$ is enabled by POR setting RSNS\_RSR=0b. If 2-m $\Omega$ sensing is used, configure RSNS\_RSR=1b. Lower current sensing resistor can help improve overall charge efficiency especially under heavy load. At same time, PSYS/IBAT pin accuracy and ICHG/IPRECHG regulation accuracy is reduced due to effective signal reduction in comparison to error signal components. When RSNS\_RAC=RSNS\_RSR=0b, 10 m $\Omega$ is used for input current sensing and 5 m $\Omega$ is used for charge current sensing, the pre-charge current upper limit is clamped at 2016 mA through IPRECHG() register, the maximum IIN HOST setting is clamped at 8.2 A, and the maximum charge current is clamped at 16.32 A. When RSNS\_RAC=RSNS\_RSR=1b, 5 m $\Omega$ is used for input current sensing and 2 m $\Omega$ is used for charge current sensing, the maximum IIN\_HOST setting is clamped at 16.4 A. The maximum charge current is clamped at 30 A (with 20 mA LSB , 5DCh for CHARGE\_CURRENT[13:3]). System note: Under 2-m $\Omega$ charge resistor, the precharge current upper limit is compensated and still clamped at 2040 mA through IPRECHG() register (66H). However I<sub>BAT\_SHORT</sub> does not need to be compensated should increase from 128 mA (RSR=5 m $\Omega$ ) to 320 mA(RSR=2 m $\Omega$ ). If PSYS function is needed, practical input current sensing and charge current sensing should be consistent with RSNS\_RSR and RSNS\_RAC configuration. This is necessary because of the PSYS calculation method referring to 式 2. Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 ## 7.3.12 Input Current and Voltage Limit Setup The actual input current limit being adopted by the device is the lower value of IIN\_DPM and ILIM\_HIZ pin. Register IIN\_DPM input current limit value will be updated on below scenarios: - IIN DPM() will be updated based on IIN\_HOST() value except ICO is executed listed below. - When adapter is removed, IIN\_HOST will be reset to 5 A, host can re-write IIN\_HOST to new values after reset under battery only. If the adapter plugs back in and CHRG\_OK is pulled up, IIN\_HOST will not be reset again. IIN DPM follows IIN HOST value in this scenario. - When input current optimization (ICO) is executed (EN\_ICO\_MODE=1b), the charger will automatically detect the optimized input current limit based on adapter output characteristic. The final IIN\_DPM register setting could be different from IIN\_HOST after ICO. The input current limit function is enabled by default through (EN\_IIN\_DPM=1b), it can be disabled through setting EN\_IIN\_DPM=0b. Status bit IN\_IIN\_DPM is used to report input current under IIN\_DPM() regulation. The input voltage limit is configurable through VINDPM() register bits. Upon POR, VINDPM() default setting is A0h (3.2 V). EC host can rewrite to the target value after POR. There is also DETECT\_VINDPM bit to DETECT VINDPM based on VBUS measurement result minus 1.28 V. Write 1b to DETECT\_VINDPM bit to start the process, then converter shuts off to measure VBUS. After VBUS measurement is done, VINDPM() is written with value VBUS-1.28 V, DETECT\_VINDPM bit goes back to 0 and converter starts up again. Status bit IN\_VINDPM is used to report input voltage is under VINDPM regulation. ## 7.3.13 Battery Cell Configuration CELL\_BATPRES pin is biased with a resistor divider from REGN\_A/B to GND. After REGN\_A/B ramps up or CELL\_BATPRES pin ramps up, the device detects the battery configuration through CELL\_BATPRES pin bias voltage after 2ms delay time. No external cap is allowed at CELL\_BATPRES pin. When CELL\_BATPRES pin is pulled down to GND at the beginning of device start up process, CHARGE\_VOLTAGE(), SYSOVP, VSYS\_MIN() and VRECHG() follow battery removal row in the table below. After device start up when battery is removed, CELL\_BATPRES pin should be pulled low through external MOSFET shown in application diagram. If CELL\_BATPRES pin is pulled lower than $V_{CELL\_BATPRES\_FALL}$ for 1ms deglitch time, then device disables charge by resetting CHARGE\_CURRENT()=000h and EN\_AUTO\_CHG=0b; at same time, CHARGE\_VOLTAGE(), SYSOVP, VSYS\_MIN() and VRECHG() are not changed. When REGN\_A/B voltage rises up or CELL\_BATPRES pin is increased higher than $V_{CELL\_BATPRES\_RISE}$ , the device should re-read cell configuration again with 2ms delay time: CHARGE\_VOLTAGE(), SYSOVP, VSYS\_MIN() and VRECHG() should be re-detected to corresponding cell setting default value if they are not changed by EC before; if any of CHARGE\_VOLTAGE(), SYSOVP, VSYS\_MIN() and VRECHG() are changed by EC before this re-detection then their value should not be influenced by the new detection process anymore. This is needed to avoid EC writing target value back and forth. Refer to $\frac{1}{2}$ 7-6 for CELL\_BATPRES pin configuration typical voltage for swept cell count. Note if device is in learn mode (EN\_LEARN=1b). Pulling CELL\_BATPRES pin low clears EN LEARN bit to 0b and forces device to exit learn mode. When CELL\_BATPRES pin is pulled to ground, battery removal is indicated. Since there is no battery supplement, the charger can automatically disable IIN\_DPM by setting EN\_IIN\_DPM to 0 to minimize VSYS voltage drop. This function can be enabled through setting IIN\_DPM\_AUTO\_DISABLE=1b. The host can reenable IIN\_DPM function later by writing EN\_IIN\_DPM bit to 1. PIN VOLTAGE w.r.t. **CELL COUNT** CHARGE\_VOLTAGE() **SYSOVP** VSYS\_MIN **VRECHG** REGN\_A/B 58 100% 21.000 V 27V 15 4V 500mV 75% **4S** 16.800 V 22 V 12.3V 400mV 3S 55% 12.600 V 17 V 9.2V 300mV 2S 40% 8.400 V 12 V 6.6V 200mV Battery removal 0% 8.400 V 27 V 6.6V 200mV Product Folder Links: BQ25770G 表 7-6. Battery Cell Configuration 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 7.3.14 Device HIZ State When input source is present, the charger enters HIZ mode when ILIM\_HIZ pin voltage is below 0.4 V or EN\_HIZ is set to 1b. During HIZ mode converter shuts off and BATFET is turned on to supplement system from battery if BATFETOFF\_HIZ=0b. The BATFET can also be turned off during HIZ mode through setting BATFETOFF\_HIZ=1b. In order to exit HIZ mode, ILIM\_HIZ pin voltage has to be higher than 0.8 V and EN\_HIZ bit has to be set to 0b. Once host clears HIZ mode, converter resumes switching and BATFET is turned off again. ### 7.3.15 USB On-The-Go (OTG) The device supports USB OTG operation to deliver power from the battery to other portable devices through USB port. The OTG output voltage is set in OTG\_VOLTAGE() register with 20 mV LSB range from 3.0 V to 5 V. The OTG output current limit is set in OTG\_CURRENT() register with 50 mA LSB range from 0 A to 3 A under 10 m $\Omega$ input current sensing. Status bit IN\_IIN\_DPM is used to report output current is under OTG\_CURRENT() regulation; status bit IN\_VINDPM is used to report output voltage is under OTG\_VOLTAGE() regulation. Both OTG voltage and OTG current are qualified for USB-PD programed power supply (PPS) specification in terms of resolution and accuracy. The OTG operation can be enabled if the conditions are valid: - Set target OTG current limit in OTG\_CURRENT() register. - Set target OTG voltage in OTG VOLTAGE() register. - VBUS is below V<sub>VBUS</sub> CONVENZ. - VBAT is higher than V<sub>BAT OTGEN</sub> level. - EN OTG pin is HIGH, EN OTG = 1b and OTG VAP MODE = 1b. - 15 ms after the above conditions are valid, converter starts and VBUS ramps up to target voltage. CHRG\_OK pin goes high if OTG\_ON\_CHRGOK= 1b. EN\_OTG pin is used as multi-function to enable OTG, VAP and FRS mode. In order to enable OTG mode correctly, please refer to 表 7-5 case 6. OTG\_VAP\_MODE=1b should be configured before EN\_OTG pin pulled high. After EN\_OTG pin is pulled up, it is not recommended to change OTG\_VAP\_MODE bit value. ### 7.3.16 Quasi Dual Phase Converter Operation Converter can be configured under quasi dual phase buck boost operation through MODE pin referring to 表 7-1. The charger operates in buck, buck-boost and boost mode under different VBUS and VSYS combination. The buck-boost can operate seamlessly across the three operation modes. The 6 main switches operating status under continuous conduction mode (CCM) are listed below for reference. - Buck mode operation: Q4 is constant on and two buck phases should both switching at frequency determined at PWM\_FREQ bit. There should be 180 degree interleave between phase A and B to minimize inductor total ripple and finally reduce VBUS and VSYS voltage ripple. Supporting phase shedding feature, converter can automatically transit to phase A single phase operation under light load. The transition threshold is based on SINGLE DUAL TRANS TH bits configuration. - Buck-boost mode operation: Under quasi dual phase configuration, 2\*Fsw switching frequency will be distributed between two buck phases and one boost phase. They should switch in sequence like SW1\_A->SW2->SW1\_A->SW1\_B->SW2->SW1\_A->SW2->SW1\_A... equivalent frequency of each phase can be calculated by 2\*Fsw/3. For example, when PWM\_FREQ=1b (600 kHz), then Phase A, Phase B and boost phase leg will be switching at 400 kHz. - Boost mode operation: Q1\_A and Q1\_B should be constant on and the boost half bridge keeps switching at frequency determined at PWM\_FREQ bit. Due to two buck phase inductors are in parallel to reduce total inductor current ripple, under boost mode switching frequency is doubled to 2\*Fsw (MODE pin configured as quasi dual phase). There could be some CCM/PFM bounce back and force under certain load range( around 2.5A~3A). This bounce will not generate negative input current at input side but could generate some charge current ripple. Once load is higher or lower than this critical range, this issue will disappear. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 39 ### 表 7-7. MOSFET Operation | MODE | BUCK | BUCK-BOOST | BOOST | |------|-----------------------------------------|-----------------------------------------|--------------------| | Q1_A | Switching at Fsw (interleave with Q1_B) | Switching (sequence with Q1_B and Q4) | ON | | Q2_A | Switching at Fsw (interleave with Q2_B) | Switching (sequence with Q2_B and Q3) | OFF | | Q1_B | Switching at Fsw (interleave with Q1_A) | Switching (sequence with Q1_A and Q4) | ON | | Q2_B | Switching at Fsw (interleave with Q2_A) | Switching (sequence with Q2_A and Q3) | OFF | | Q3 | OFF | Switching (sequence with Q2_A and Q2_B) | Switching at 2*Fsw | | Q4 | ON | Switching (sequence with Q1_A and Q1_B) | Switching at 2*Fsw | ### 7.3.17 Continuous Conduction Mode (CCM) With sufficient charge or system current, converter operates under CCM. During the dead time when both MOSFETs are off, the body-diode of the low-side power MOSFET conducts the inductor current. During CCM, the inductor current always flows. Having the LSFET turn-on when the HSFET is off keeps the power dissipation low and allows safe charging at high currents. ### 7.3.18 Pulse Frequency Modulation (PFM) In order to improve converter light-load efficiency, BQ25770G switches to PFM operation at light load. The effective switching frequency will decrease accordingly when system load decreases. The minimum frequency can be limited to 20 kHz when the OOA feature is enabled (EN OOA=1b). ### 7.3.19 Switching Frequency and Dithering Feature Normally, the IC switches in fixed frequency which can be adjusted through FSW\_SYNC pin. The charger also supports frequency dithering function to improve EMI performance and help pass IEC-CISPR 32 specification. This function is disabled by default with setting EN\_DITHER=00b. It can be enabled by setting EN\_DITHER=01/10/11b, the switching frequency is not fixed when dithering is enabled, it varies within determined range by EN\_DITHER setting, 01/10/11b is corresponding to ±2%/4%/6% switching frequency. The larger dithering range is selected, the smaller EMI noise peak will be, but at same time slightly larger output capacitor voltage ripple is generated. Therefore, the dithering frequency range selection is a trade-off between EMI noise peak and output voltage ripple, recommend to choose the lowest dithering range which can pass IEC-CISPR 32 specification. The patented dithering pattern can improve EMI performance from switching frequency and up to 30-MHz high frequency range which covers the entire conductive EMI noise range. It should be noted that the Dithering feature will not work if an external clock is provided. ### 7.3.20 Current and Power Monitor ### 7.3.20.1 High-Accuracy Current Sense Amplifier (IADPT and IBAT) A high-accuracy current sense amplifier (CSA) is used to monitor the input current during forward charging, or output current during OTG (IADPT) and the charge/discharge current (IBAT). IADPT voltage is $20 \times (IADPT\_GAIN=0b)$ or $40 \times (IADPT\_GAIN=1b)$ the differential voltage across ACP\_A and ACN\_A plus ACP\_B and ACN\_B. IBAT voltage is $8 \times (IBAT\_GAIN=0b)$ or $64 \times (IBAT\_GAIN=1b)$ of the differential across SRP and SRN. To lower the voltage on current monitoring, a resistor divider from IADPT/IBAT output to GND can be used, and accuracy over temperature can still be achieved. Recommend the total resistance of the divider circuit should be at least $100 \times 100 10$ V<sub>IADPT</sub> = 20 or 40 × (V<sub>ACP\_A</sub> - V<sub>ACN\_A</sub>+V<sub>ACP\_B</sub> - V<sub>ACN\_B</sub>) during forward mode and polarity is automatically flipped V<sub>(IADPT)</sub> = 20 or 40 × (V<sub>ACN\_A</sub> - V<sub>ACP\_A</sub>+V<sub>ACN\_B</sub> - V<sub>ACP\_B</sub>) during reverse OTG mode operation. Product Folder Links: BQ25770G V<sub>IBAT</sub> = 8 or 64 × (V<sub>SRP</sub> – V<sub>SRN</sub>) during forward mode charging. Need to configure EN\_IBAT=1b and EN\_ICHG\_IDCHG=1b. Copyright © 2024 Texas Instruments Incorporated V<sub>IBAT</sub> = 8 or 64 × (V<sub>SRN</sub> – V<sub>SRP</sub>) during forward supplement mode, reverse OTG mode and battery only discharge scenario. Need to configure EN IBAT=1b and EN ICHG IDCHG=0b. A maximum 100-pF capacitor is recommended to connect on the output for decoupling high-frequency noise. An additional RC filter is optional. Note that RC filtering has additional response delay. The IADPT and IBAT output voltages are clamped at 3.2 V. ### 7.3.20.2 High-Accuracy Power Sense Amplifier (PSYS) The charger monitors total system power. During forward mode, the input adapter powers the system. During reverse OTG mode and battery only discharge scenario, the battery powers the system and VBUS output. The ratio of PSYS pin output current and total system power, $K_{PSYS}$ , can be programmed in PSYS\_RATIO register bit with default 1 $\mu$ A/W. The input and charge sense resistors (RAC and RSR) are selected in RSNS\_RAC bit and RSNS\_RSR bit. If PSYS\_CONFIG=00b then PSYS voltage can be calculated with $\pm$ 2, where $I_{IN\_A}/I_{IN\_B} > 0$ when the charger is in forward charging and $I_{IN\_A}/I_{IN\_B} < 0$ when charger is in OTG operation; where $I_{BAT} < 0$ when the battery is in charging and $I_{BAT} > 0$ when battery is discharging. $$V_{PSYS} = R_{PSYS} \cdot K_{PSYS} (V_{ACP A} \cdot I_{IN A} + V_{ACP B} \cdot I_{IN B} + V_{SYS} \cdot I_{BAT})$$ (2) For proper PSYS functionality, RAC practical value is limited to 10 m $\Omega$ or 5 m $\Omega$ and should be consistent with RSNS\_RAC register setting; RSR practical value is limited to 5 m $\Omega$ or 2 m $\Omega$ and should be consistent with RSNS\_RSR register setting. Charger can block IBAT contribution to above equation by setting PSYS\_CONFIG =01b in forward mode and block IBUS contribution to above equation by setting PSYS\_OTG\_IDCHG=1b. To minimize the quiescent current, the PSYS function is disabled by default PSYS\_CONFIG = 11b. | CASE# | PSYS_CONFIG BITS | PSYS_OTG_IDCHG<br>BITS | FORWARD MODE PSYS<br>CONFIGURATION | OTG<br>MODE PSYS<br>CONFIGURATION | |-------|------------------|------------------------|------------------------------------|-----------------------------------| | 1 | 00b | 0b | PSYS=PBUS+PBAT | PSYS=PBUS+PBAT | | 2 | 00b | 1b | PSYS=PBUS+PBAT | PSYS=PBAT | | 3 | 01b | 0b | PSYS=PBUS | PSYS=0 | | 4 | 01b | 1b | PSYS=PBUS | PSYS=0 | | 5 | 11b | Xb | PSYS=0(Disabled) | PSYS=0(Disabled) | 表 7-8. PSYS Configuration Table ### 7.3.21 Input Source Dynamic Power Management The charger supports Dynamic Power Management (DPM). Normally, the input power source provides power for the system load and/or charging the battery. When the input current exceeds the input current setting(IIN\_DPM), or the input voltage falls below the input voltage setting(VINDPM), the charger decreases the charge current to provide priority to the system load. As the system current rises, the available charge current drops accordingly towards zero. If the system load keeps increasing after the charge current drops down to zero, the system voltage starts to drop. As the system voltage drops below the battery voltage, the battery will discharge to supply the heavy system load. ### 7.3.22 Integrated 16-Bit ADC for Monitoring The device includes a 16-bit ADC to monitor critical system information based on the device's modes of operation. The control of the ADC is done through the ADCOption register. There are total 7 ADC channels can be enabled independently through ADCOption registers [7:0] bits. The ADC\_RATE bit is used to select between continuous conversion and one-shot conversion. When continuous conversion is chosen, each enabled ADC channel will be executed one by one and continuously, the ADC cycling refresh time can be calculated by the product of enabled ADC channel count(ADCOption registers [7:0] setting) and the ADC\_SAMPLE configuration (24ms/12ms/6ms). When one-shot conversion is selected, ADC\_EN is used to start one-shot conversion, after a 1-shot conversion finishes, the ADC\_EN bit is cleared, and must be re-asserted to start a new conversion. When ADC is under continuous mode, then ADC\_EN is used to enable continuous ADC operation. To enable each channel ADC not only ADC\_EN should be configured at 1b, but also need to enable the dedicated channels in ADCOption registers [7:0] bits. The device will immediately reset ADC\_EN to 0b when all ADC channels are disabled. The ADC is allowed to operate if either the VBUS> $V_{VBUS\_CONVEN}$ or VBAT> $V_{VBAT\_UVLOZ}$ is valid. If no adapter is present (VBUS< $V_{VBUS\_CONVENZ}$ ), and the VBAT is less than $V_{VBAT\_UVLO}$ , the device will not perform an ADC measurement, nor update the ADC read-back values. Additionally, the device will immediately reset ADC\_EN to 0b. If the charger changes mode (for example, if adapter is connected) while an ADC conversion is running, the conversion is interrupted. Once the mode change is complete, the ADC resumes conversion, starting with the channel where it was interrupted. The ADC\_SAMPLE bits control the resolution of the ADC, and also determine conversion time of $t_{ADC\_CONV}$ based on resolution. The total conversion time of one cycle ADC of all channels enabled can be estimated using channel counts multiplied by the corresponding $t_{ADC\_CONV}$ determined by ADC\_SAMPLE setting. If an ADC channel is disabled by setting the corresponding bit, then the read-back value in the corresponding register will be from the last valid ADC conversion or the default POR value (all zeros if no conversions have taken place). If an ADC parameter is disabled in the middle of an ADC measurement cycle, the device will finish the conversion of that parameter, but will not convert the parameter starting the next conversion cycle. Even though no conversion takes place when all ADC measurement parameters are disabled, the ADC circuitry is active and ready to begin conversion as soon as one of the bits in ADCOption register[7:0] is set to '1'. ADC conversion operates independently of the faults present in the device. ADC conversion will continue even after a fault has occurred (such as one that causes the power stage to be disabled), and the host must set ADC\_EN to '0b' in order to disable the ADC. ADC conversion is interrupted upon adapter plug-in, and will only resume after REGN regulator is enabled from the input. ADC readings are only valid for DC states and not for transients. When host disables ADC by setting ADC\_EN to 0b, the ADC stops immediately, and ADC measurement values correspond to last valid ADC reading. If the host wants to exit continuous ADC more gracefully, it is possible to do either of the following: - 1. Write ADC RATE to one-shot, and the ADC will stop at the end of a complete cycle of conversions, or - 2. Disable all ADC conversion channels, and the ADC will stop at the end of the current measurement. When system load is powered from the battery (input source is removed, or device in HIZ mode), enabling the ADC automatically powers up REGN and increases the quiescent current. To keep the battery leakage low, it is recommended to duty cycle or completely disable the ADC. ### 7.3.23 Input Current Optimizer (ICO) Even though the IINDPM and VINDPM features are useful to keep the system load running when reaching the adapter limit. However, the adapter will overheat when keeping it running at its current and voltage limit for a long period of time. Thus it is preferred to operate the adapter under its current rating is preferred. The charger includes innovative automatic Input Current Optimizer (ICO) to maximize the power of input source with input current limit higher than 500 mA. Below is the steps to execute ICO function: - Make sure system can power up by the adapter and battery can be charged in CC phase - Set VINDPM() register value to slightly below the adapter voltage with full load specification - Set IIN\_HOST() register value to the maximum amount of input current limit the user would like to sink on VBUS - Disable external ILIM\_HIZ by setting EN\_EXTILIM=0b. When ICO is disabled, IIN\_DPM register value should be the same as IIN\_HOST. - Set charge current in CHARGE\_CURRENT register to design specification which should be high enough to support ICO evaluation - Enable ICO test by setting EN\_ICO\_MODE=1b, and wait for approximately 2sec, and check the ICO\_DONE status bit. If this bit goes to 1, ICO is completed Copyright © 2024 Texas Instruments Incorporated After ICO\_DONE=1b, read back ICO result in IIN\_DPM register for current adapter. Value in IIN\_HOST register is not changed by ICO. If the host sets EN\_ICO\_MODE bit back to zero, the IIN\_DPM returns to the setting in IIN\_HOST. To continue use the optimal input current limit identified by ICO, it is recommended to read IIN\_DPM register after ICO is done and write this value back to IIN\_HOST. ### 7.3.24 Two-Level Adapter Current Limit (Peak Power Mode) Usually adapter can supply current higher than DC rating for a few milliseconds to tens of milliseconds. The charger employs two-level input current limit, or peak power mode, to fully utilize the overloading capability and minimize battery discharge during CPU turbo mode. The level 1 current limit, or $I_{LIM1}$ , is the same as adapter DC current, set in IIN\_DPM register. The level 2 overloading current, or $I_{LIM2}$ , is set in ILIM2\_VTH, as a percentage of $I_{LIM1}$ . When the charger detects input current surge and battery discharge due to load transient (both the adapter and battery support the system together), or when the charger detects the system voltage starts to drop below VSYS\_MIN register setting due to load transient (only the adapter supports the system). The charger will first apply $I_{LIM2}$ for $T_{OVLD}$ (PKPWR\_TOVLD\_DEG register bits), and then $I_{LIM1}$ for up to $T_{MAX} - T_{OVLD}$ time. $T_{MAX}$ is programmed in PKPWR\_TMAX register bits. After $T_{MAX}$ , if the load is still high, another peak power cycle starts. Charging is disabled during $T_{MAX}$ ; once $T_{MAX}$ , expires, charging continues. During $T_{OVLD}$ if PP\_INOM=1b and input current exceed 110%\* $I_{LIM1}$ , the PROCHOT pin should be pulled down after INOM\_DEG deglitch time expires. The details can be found in $\boxtimes$ 7-9. To prepare entering peak power follow the steps below: - Set EN\_IIN\_DPM=1b to enable input current dynamic power management. - Set EN EXTILIM=0b to disable external current limit. - Set register IIN\_HOST based on adapter output current rating as the level 1 current limit(I<sub>LIM1</sub>) - Set register bits ILIM2\_VTH according to the adapter overload capability as the level 2 current limit(I<sub>LIM2</sub>). - Set register bits PKPWR\_TOVLD\_DEG as I<sub>LIM2</sub> effective duration time for each peak power mode operation cycle based on adapter capability. - Set register bits PKPWR\_TMAX as each peak power mode operation cycling time based on adapter capability. 図 7-9. Two-Level Adapter Current Limit Timing Diagram Product Folder Links: BQ25770G 43 #### 7.3.25 Processor Hot Indication When CPU is running in turbo mode, the system peak power may exceed available power from adapter and battery together. The adapter current and battery discharge peak current, or system voltage drop is an indication that system power is too high. The charger processor hot function monitors these events, and PROCHOT pulse is asserted if the system power is too high. Once CPU receives PROCHOT pulse from charger, it slows down to reduce system power. The events monitored by the processor hot function include: - ICRIT: adapter peak current, as 110% of I<sub>LIM2</sub> - INOM: adapter average current (110% of IIN DPM) - IDCHG1: battery discharge current level 1 - IDCHG2: battery discharge current level 2. Note that IDCHG2 threshold is always larger than IDCHG1 threshold, determined by IDCHG TH2 register setting. - VBUS VAP: VBUS threshold to trigger PROCHOT in VAP mode - VSYS: system voltage on VSYS. - Adapter Removal: upon adapter removal (PROCHOT pin is one time falling edge trigger when VBUS falls below V<sub>VBUS\_CONVENZ</sub> threshold and deglitch time is within 1 µs. If triggered, STAT\_ADAPTER\_REMOVAL bit will be set to 1b, it will be high until clear through host read or REG RESET bit. The status bit is level trigger which means if VBUS is still below V<sub>VBUS</sub> CONVENZ when status bit gets cleared, then the status bit should be triggered again immediately) - Battery Removal: upon battery removal (PROCHOT pin is one time falling edge trigger when CELL\_BATPRES pin voltage falls below V<sub>CELL</sub> BATPRES FALL and deglitch time is within 1 µs. If triggered STAT BATTERY REMOVAL bit will be set to 1b, it will be locked until clear through host read or REG RESET bit. The status bit is also falling edge trigger which means if CELL BATPRES pin is still below V<sub>CELL</sub> BATPRES FALL when status bit gets cleared, the status bit will still be cleared to 0b) - CMPOUT: Independent comparator output (CMPOUT pin HIGH to LOW) - VINDPM: VBUS lower than 83%/91%/100% of VINDPM setting. The effective threshold PROCHOT VINDPM is determined by combination of register PROCHOT VINDPM 80 90 bit and LOWER PROCHOT VINDPM bit: - PROCHOT VINDPM=VINDPM register setting: LOWER PROCHOT VINDPM=0b; - PROCHOT VINDPM=83% VINDPM register setting: LOWER PROCHOT VINDPM=1b;PROCHOT VINDPM 80 90=0b; - PROCHOT VINDPM=91% VINDPM register setting: LOWER PROCHOT VINDPM=1b;PROCHOT VINDPM 80 90=1b; - EXIT VAP: Every time when the charger exits VAP mode. - THERMAL: If enabled (PP THERMAL=1b), then when the CMPIN\_TR pin voltage is lower than V<sub>TREG PP</sub> for 1s/100ms (THERMAL DEG bit configurable) deglitch time. Then STAT\_THERMAL will be latched until clear through host read or REG RESET bit. The thresholds of ICRIT, IDCHG1,IDCHG2,VSYS or VINDPM, and the deglitch times of ICRIT, INOM, IDCHG1, IDCHG2, or CMPOUT are programmable. Except for the PROCHOT EXIT VAP which is always enabled, the other triggering events can be individually enabled in ProchotOption1[7:0], PP IDCHG2 and PP VBUS VAP. When any enabled event in PROCHOT profile is triggered, PROCHOT is asserted low for a single pulse with minimal width programmable in PROCHOT WIDTH register bits. At the end of the single pulse, if the PROCHOT event is still active, the pulse gets extended until the event is removed. If the PROCHOT pulse extension mode is enabled by setting EN PROCHOT EXT= 1b, the PROCHOT pin will be kept as low until host writes PROCHOT\_CLEAR= 1b, even if the triggering event has been removed. If the PROCHOT VINDPM or PROCHOT EXIT VAP is triggered, PROCHOT pin will always stay low until the host clears it, no matter the PROCHOT is in one pulse mode or in extended mode. In order to clear PROCHOT VINDPM, host needs to write 0 to STAT VINDPM. In order to clear PROCHOT EXIT VAP, host needs to write 0 to STAT EXIT VAP. Product Folder Links: BQ25770G 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 7-10. PROCHOT Profile #### 7.3.25.1 PROCHOT During Low Power Mode During low power mode (EN\_LWPWR = 1), the charger offers a low power $\overline{PROCHOT}$ function with very low quiescent current consumption, which uses the independent comparator. This is commonly used to monitor the system voltage, and assert $\overline{PROCHOT}$ to CPU if the system power is too high and resulting system voltage is lower than specific threshold. The register setting to enable PROCHOT monitoring system voltage in low power mode is listed below. - EN LWPWR = 1b to enable charger low power mode. - REG0x34[7:0] = 00h - REG0x30[6:4] = 000b - Independent comparator threshold is always 1.2 V English Data Sheet: SLUSFK8 • Set EN\_LWPWR\_CMP = 1b, CMP\_POL=1b and PP\_CMP=1b, charger monitors system voltage. Connect CMPIN to voltage proportional to system voltage. PROCHOT triggers from HIGH to LOW when comparator triggers low effective with VSYS falls below certain threshold. 図 7-11. PROCHOT Low Power Mode Implementation ### 7.3.25.2 PROCHOT Status REG0x21[8:0] reports which event in the profile triggers PROCHOT if the corresponding bit is set to 1. The status bit can be reset back to 0 after it is read by the host, when the current PROCHOT event is not active any more. Assume there are two PROCHOT events, event A and event B. Event A triggers PROCHOT first, but event B is also active. Both status bits will be HIGH. At the end of the 10 ms PROCHOT pulse, if any of the PROCHOT event is still active (either A or B), the PROCHOT pulse is extended. #### 7.3.26 Device Protection ### 7.3.26.1 Watchdog Timer (WD) The charger includes watchdog timer 175s (default value and adjustable via WDTMR\_ADJ) to reset some registers including: - Reset CHARGE\_CURRENT() to 0 A to disable charge; - Reset EN CHG TMR bit to 1b to re-enable CHG timer. If it is already enabled then no change. - Reset EN OTG bit to 0b to disable OTG operation. - Reset ADC EN bit 0b to disable ADC to save quiescent current. There are four methods to reset the watchdog timer to prevent it from expiration, as long as one of them is met then watchdog timer will be reset: - Write CHARGE\_VOLTAGE() register; - Write CHARGE\_CURRENT() register; - Write WD\_RST bit to 1b, this bit will automatically to back to 0b after watchdog timer is reset. - Update a new watchdog timer value at WDTMR ADJ bits, then the timer is reset with new value. Write WDTMR\_ADJ = 00b to disable watchdog timer. New non-zero charge current value has to be written to charge current register CHARGE\_CURRENT() to resume charging after watchdog timer expires. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 7.3.26.2 Input Overvoltage Protection (ACOV) The charger support input over voltage protection which holds ACOV threshold with hysteresis. When VBUS pin voltage is higher than $V_{ACOV\_RISE}$ for more than 100 $\mu$ s, it is considered as adapter over voltage. CHRG\_OK pin will be pulled low by the charger, and the converter shuts down. As system falls below battery voltage, BATFET will be turned on. When VBUS pin voltage falls below $V_{ACOV\_FALL}$ for more than 1 ms, it is considered as adapter voltage returns back to normal voltage. CHRG\_OK pin is pulled high by external pull up resistor. The converter resumes if enable conditions are valid. When ACOV is triggered, its corresponding status bit FAULT\_ACOV will be set and it can be cleared by host read. Under different input voltage 36V EPR/ 28V EPR/20V SPR/ 15V SPR, ACOV should be adjusted accordingly to meet converter MOSFETs protection requirement. ACOV\_ADJ bits are used to adjust ACOV thresholds. By default charger ACOV protection is 33 V corresponding to 28V ERP application. ### 7.3.26.3 Input Overcurrent Protection (ACOC) If the input current exceeds the 1.33× or 2× of ILIM2\_VTH set point ACOC\_TH(adjustable through ACOC\_VTH), after 250us rising edge deglitch time converter stops switching because of input over current protection (ACOC). CHRG\_OK pin will be pulled low by the charger when it is triggered. ACOC is a non-latch fault, if input current falls below set point, after 250 ms falling edge deglitch time converter starts switching again and CHRG\_OK pin pull down will be released. ACOC is disabled by default and need to be enabled by configuring EN\_ACOC=1b. When ACOC is triggered, its corresponding status bit FAULT\_ACOC will be set and it can be cleared by host read. ### 7.3.26.4 System Overvoltage Protection (SYSOVP) When the converter starts up, the BQ25770G reads CELL\_BATPRES pin configuration and sets CHARGE\_VOLTAGE() and SYSOVP threshold ( 2s - 12 V, 3s - 17 V, 4s - 22 V and 5s - 27V ). Set SYSOVP\_MAX=1b can force SYSOVP threshold to be maximum 27V neglecting CELL\_BATPRES pin setting. Before CHARGE\_VOLTAGE() is written by the host, the battery configuration will follow CELL\_BATPRES pin setting. When SYSOVP happens, the device shuts off the converter. FAULT\_SYSOVP status bit is set to 1 and latched to 1b. CHRG\_OK pin is latched low accordingly until host clear the status bit. The user can clear this status latch-off by either writing 0 to the FAULT\_SYSOVP status bit or removing and plugging in the adapter again. After latch-off is cleared, the converter starts again. During buck HS MOSFET short, SYSOVP is the critical protection to prevent next stage VR power stage from high input voltage. This is implemented through CHRG\_OK pin pull down to cut off input source after SYSOVP triggered. #### 7.3.26.5 Battery Overvoltage Protection (BATOVP) Battery overvoltage protection (BATOVP) can be enabled when battery is plugged in and charge is enabled in forward mode. In battery only OTG mode and charge disable forward operation this fault is neglected. The BATOVP rising threshold is 108% of regulation voltage set in CHARGE\_VOLTAGE() register, and falling threshold is 106% of regulation voltage set in CHARGE\_VOLTAGE() register. BATOVP protection is a non-latch fault and it is enabled by default (EN\_BATOVP=1b), when BATOVP rising condition is triggered: if charge is enabled converter should shut down and CHRG\_OK pin is pulled down, the charger automatically recover switching after BATOVP comparator output falls; if charge is disabled this fault should be neglected, the converter should keep operating without disturbance and CHRG\_OK pin is kept high. There is dedicated user status bit FAULT\_BATOVP to monitor its status. Once triggered FAULT\_BATOVP status bit will be set to 1b until host read to clear it. Note VBAT voltage used for BATOVP detection is based on SRN pin measurement. When BATOVP is triggered, 20-mA discharge current is added on VSYS pin to help discharge battery voltage. The 20-mA discharge current can be disabled by setting DIS\_BATOVP\_20MA=1b. BATOVP protection can be disabled through setting EN BATOVP=0b. ### 7.3.26.6 Battery Charge Overcurrent Protection (BATCOC) The charger monitors the battery charge current to provide the battery overcurrent charge protection(BATCOC) through voltage across SRP and SRN. BATCOC is disabled by default (BATCOC\_CONFIG=00b) and can be enabled by configuring BATCOC\_CONFIG=01b/10b/11b (50mV/75mV/100mV thresholds respectively). Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 47 When the charge current is higher than the threshold after 1-µs deglitch time, BATCOC fault is triggered, CHARGE\_CURRENT() register is reset back to 0A and BATFET should be turned off accordingly. Status bit FAULT\_BATCOC is set and it can only be cleared by host read after 1 second latch time. The above actions are only executed one time after triggered. During this 1 second latch time, non-zero value cannot be written into CHARGE\_CURRENT(). In order to recover charging, host need to re-write non-zero CHARGE\_CURRENT() register value after it triggers for 1 second. Note this protection only turns off BATFET to disable charge it should not influence BATFET supplement mode turn on state machine. Also the CHRG\_OK pin is not influenced under BATCOC fault to avoid unnecessary interference to customer system. ### 7.3.26.7 Battery Discharge Overcurrent Protection (BATDOC) Under battery only OTG operation, the charger monitors the battery discharge current to provide the battery over current protection (BATDOC) through voltage across SRN and SRP. BATDOC can be enabled by configuring EN\_BATDOC=1b. BATDOC threshold is selected either 200% of IDCHG\_TH2 or 300% IDCHG\_TH2 through BATDOC\_VTH bit. There is also fixed low and high clamp for BATDOC threshold. When 200% of IDCHG\_TH2 or 300% IDCHG\_TH2 corresponding SRN-SRP voltage is below 50 mV , then BATDOC threshold will be low clamped at SRN-SRP=50 mV corresponding current; similarly if 200% of IDCHG\_TH2 or 300% IDCHG\_TH2 corresponding SRN-SRP voltage is above 180 mV , then BATDOC threshold will be high clamped at SRN-SRP=180 mV corresponding current. When discharge current is higher than the threshold after 250-µs deglitch time, BATDOC fault is triggered, status bit FAULT\_BATDOC is set accordingly. Converter shuts down when BATDOC is asserted to disable OTG operation and reduce discharge current. BATFET status is not impacted if need to supplement power to system. BATDOC is not a latch fault, therefore after BATDOC fault is removed, with 250 ms relax time, converter resume switching automatically. But status bit FAULT BATDOC is only cleared by host read. #### 7.3.26.8 BATFET Charge Current Clamp Protection under LDO Regulation Mode When charger LDO mode is enabled (EN\_LDO=1b) and VBAT voltage falls below VSYS\_MIN() during charging, the charger should regulate system output voltage fixed at VSYS\_MIN() and battery charging current is regulated by BATFET gate voltage achieving LDO mode operation. Both charger pre-charge and trickle charge status are implemented through this LDO mode operation. Under both pre-charge and trickle charge there are corresponding current limit referring to Battery Charging Profile. Under LDO mode larger VSYS\_MIN() minus VBAT delta and larger charge current should generate more thermal dissipation at BATFET which should be properly limited to ensure safe operation. Therefore besides pre-charge and trickle charge current clamp mentioned above, we have additional two levels current clamp to ensure the maximum BATFET dissipation loss below 2W based on the relationship between VBAT and VSYS\_MIN() setting referring to 表 7-9. The lower current clamp will dominate the final maximum charge current limit considering IPRECHG() user register upper clamp, battery short trickle charge current clamp (128 mA) and two levels BATFET current clamp below. | NAME | VBAT VS VSYS_MIN() | MAXIMUM CHARGE CURRENT CLAMP | |----------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | I <sub>BATFET_CLAMP1</sub> | 1V <vsys_min()-vbat<4v< td=""><td>512 mA (Internal Clamp no impact on IPRECHG() register)</td></vsys_min()-vbat<4v<> | 512 mA (Internal Clamp no impact on IPRECHG() register) | | I <sub>BATFET_CLAMP2</sub> | 4V <vsys_min()-vbat< td=""><td>128 mA (Internal Clamp no impact on IPRECHG() register)</td></vsys_min()-vbat<> | 128 mA (Internal Clamp no impact on IPRECHG() register) | When charger LDO mode is disabled (EN\_LDO=0b), then BATFET will be either fully on or fully off status. When charge is disabled the system voltage is regulated at 5 V (VBAT< 5 V) or VBAT+160 mV (VBAT>5 V); however when charge is enabled then VSYS will be regulated close to VBAT to implement target charging current and VSYS MIN regulation is not effective. ## 7.3.26.9 Sleep Comparator Protection Between VBUS and ACP\_A (SC\_VBUSACP) Under forward mode, it is allowed to add an optional PFET or efuse between VBUS and ACP\_A pin which can help shut off converter when there is dead short on Q1\_A or Q1\_B. Since the turn on delay on PFETs and eFuse is not fixed, sleep comparator protection is employed to ensure PFETs or eFuse is turned on when converter せ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: BQ25770G starts up. This sleep comparator is enabled by default (EN\_SC\_VBUS\_ACP=1b) and can be disabled through EN\_SC\_VBUS\_ACP=0b. When it is enabled, charger monitors delta voltage between VBUS and ACP\_A and triggers to shuts off converter if VBUS-ACP\_A is larger than $V_{SC\_VBUSACP\_rising}$ . It is non-latch fault and in order to resume switching VBUS-ACP\_A has to be smaller than $V_{SC\_VBUSACP\_falling}$ . The comparator deglitch time is $t_{SC\_VBUSACP\_DEG}$ for both rising trigger and falling return. After protection is triggered converter shuts off and FAULT\_SC\_VBUSACP bit is set accordingly and can be cleared by a host read, note CHRG\_OK pin is not pulled down during this fault, because the CHRG\_OK pin needs to be high to turn on PFET or eFuse. ### 7.3.26.10 High Duty Buck Exit Comparator Protection (HDBCP) Under HIGH\_DUTY\_BUCK=1b configuration, in order to prevent reverse boosting operation when VBUS is unplugged or reduced lower than VSYS, a dedicated comparator will force converter to exit high duty buck mode by forcing HIGH\_DUTY\_BUCK=0b. If VSYS is higher than 97.5% of VBUS, after 15-µs deglitch time the charger force HIGH\_DUTY\_BUCK back to 0b. As long as the comparator is triggered the charger should prevent HIGH\_DUTY\_BUCK bit from being set to 1b. HDBCP is an non-latch protection, if VSYS drops below 97.5% of VBUS minus hysteresis (80 mV), after 15-µs deglitch time HIGH\_DUTY\_BUCK bit is released and can be written to 1b to enter high duty buck operation. ### 7.3.26.11 REGN Power Good Protection (REGN\_PG) There is a dedicated REGN power good protection to guarantee converter switching under preferred gate drive voltage range. When REGN voltage is below $V_{REGN\_OK\_FALL}$ or above $V_{REGN\_OV\_RISE}$ , after 100-µs deglitch time FAULT\_REGN status bit will be set from 0b to 1b, converter shuts off and CHRG\_OK pin is pulled down to inform host. When REGN is re-qualified above $V_{REGN\_OK\_RISE}$ and below $V_{REGN\_OV\_FALL}$ for more than 100 µs, CHRG\_OK pin should also be released and converter resume switching automatically. The FAULT\_REGN status bit can be cleared after host read as long as the fault condition is removed. ### 7.3.26.12 System Under Voltage Lockout (VSYS\_UVP) and Hiccup Mode The charger VSYS\_UVP is enabled by default (VSYS\_UVP\_ENZ=0b) and can be disabled by writing VSYS\_UVP\_ENZ=1b. This protection is mainly defined to protect converter from system short circuit under both startup and steady state process. VSYS pin is used to monitor the system voltage, system under voltage lockout threshold is configurable through VSYS\_UVP register bits (2.4 V upon POR), there is 2-ms deglitch time and the IIN\_DPM is clamped to 0.5 A (VBUS<14.4V)/0.3A(VBUS>14.4V) to limit short circuit current. Detail protection process is slightly different based on whether hiccup mode is enabled: If hiccup mode is enabled VSYS\_UVP\_NO\_HICCUP = 0b, after 2-ms deglitch time, the charger should shut down for 500 ms. The charger will restart for 10 ms if VSYS is still lower than 2.4 V, the charger should shut down again. This hiccup mode will be tried continuously, if the charger restart is failed for 7 times in 90 second, the charger will be latched off. FAULT\_VSYS\_UVP bit will be set to 1 to report a system short fault and CHRG\_OK pin is pulled accordingly. The charger only can be enabled again by writing FAULT\_VSYS\_UVP bit to 0b, then CHRG\_OK pin can be released. Note as long as system voltage is below VSYS\_UVP threshold, then IIN\_DPM is also internally clamped to 0.5 A (VBUS<14.4V)/0.3A(VBUS>14.4V) to limit short circuit. If hiccup mode is disabled VSYS\_UVP\_NO\_HICCUP = 1b. After 2-ms deglitch time, the charger should shut down and latched off. FAULT\_VSYS\_UVP bit will be set to 1 to report a system short fault and CHRG\_OK pin is pulled accordingly. The charger only can be enabled again once the host writes FAULT\_VSYS\_UVP bit to 0b, then CHRG\_OK pin can be released. ### 7.3.26.13 OTG Mode Over Voltage Protection (OTG\_OVP) While operating in reverse direction, the device monitors the VBUS voltage. When VBUS exceeds $V_{VBUS\_OTG\_OV}$ there is 20-mA discharge current flow through VBUS pin. After VBUS exceeds $V_{VBUS\_OTG\_OV}$ for 10-ms deglitch time, the device stops switching, and and clear EN\_OTG bit to 0b and exit OTG mode. When the event is triggered, the FAULT\_OTG\_OVP read only bit is triggered and CHRG\_OK pin is pulled low if OTG\_ON\_CHRGOK=1b. The FAULT\_OTG\_OVP bit can be cleared through EC host read. In order to re-start OTG mode, EC host has to re-enable OTG mode by setting EN\_OTG bit to 1b. Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 49 ### 7.3.26.14 OTG Mode Under Voltage Protection (OTG\_UVP) While operating in reverse direction, the device monitors the VBUS voltage. When VBUS falls below $V_{VBUS\_OTG\_UV}$ for 10-ms deglitch time due to overloading, the device stops switching and clear EN\_OTG bit to 0b and exit OTG mode. When the event is triggered, the FAULT\_OTG\_UVP read only bit is triggered and CHRG\_OK pin is pulled low if OTG\_ON\_CHRGOK=1b. The FAULT\_OTG\_UVP bit can be cleared through EC host read. In order to re-start OTG mode, EC host has to re-enable OTG mode by setting EN\_OTG bit to 1b. #### 7.3.26.15 Thermal Shutdown (TSHUT) The WQFN package has low thermal impedance, which provides good thermal conduction from the silicon to the ambient, to keep junction temperatures low. As added level of protection, the charger converter turns off for self-protection whenever the junction temperature reaches the 155°C. The charger stays off until the junction temperature falls below 135°C. During thermal shut down, the REGN LDO is scaled down to 35 mA and stays on. TSHUT is non-latched fault, when the temperature falls below 135°C charge can be resumed with soft start. When thermal shut down is triggered, TSHUT status bit will be triggered. This status bit keep triggered until host read to clear it. If TSHUT is still present during host read, then this bit will try to be cleared when host read but finally keep triggered because TSHUT still exists. #### 7.4 Device Functional Modes #### 7.4.1 Forward Mode When input source is connected to VBUS, BQ25770G is in forward mode to regulate system and charge battery. ## 7.4.1.1 System Voltage Regulation with Narrow VDC Architecture The device employs Narrow VDC architecture (NVDC) with BATFET separating the system from the battery. The minimum system voltage is set by VSYS\_MIN(). Even with a depleted battery, the system is regulated at VSYS\_MIN() setting. To prevent inrush current from input side, when there is an step up new value written into VSYS\_MIN(), the device can support soft positive slew rate DAC transition at 6.25mV/us, 3.125mV/us and 1.5625mV/us with corresponding configuration at EN\_VSYS\_MIN\_SOFT\_SR bits. The soft slew rate feature is not effective on step down direction. By default EN\_VSYS\_MIN\_SOFT\_SR=0b, there is no soft transition control for both step up and step down direction. When the battery is below minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is regulated at VSYS\_MIN register value. As the battery voltage rises above the minimum system voltage, BATFET is fully on. When in charging or in supplement mode, the voltage difference between the system and battery is the $V_{DS}$ of the BATFET. System voltage is regulated 150 mV above battery voltage when BATFET is turned off (no charging or no supplement current). ### 7.4.1.2 Battery Charging The BQ25770G charges cell battery in trickle charge, pre-charge, constant current (CC), and constant voltage (CV) mode. Based on CELL\_BATPREZ pin setting, the charger sets default battery voltage 4.2V/cell to CHARGE\_VOLTAGE(). According to battery capacity, the host programs appropriate charge current to CHARGE\_CURRENT() register. When battery is full or battery is not in good condition to charge, host terminates charge by setting CHRG\_INHIBIT bit to 1b, or setting CHARGE\_CURRENT() to zero. ### 7.4.2 USB On-The-Go Mode The BQ25770G supports USB OTG functionality to deliver power from the battery to other portable devices through USB port (reverse mode). The OTG output voltage is compliant with USB PD specification, including 5 V~28V. The output current regulation is compliant with USB Type-C and PD specification, including 500 mA, 1.5 A, 3 A and 5 A etc. Similar to forward operation, the device switches from PWM operation to PFM operation at light load to improve efficiency. Product Folder Links: BQ25770G t) を送信 Copyright © 2024 Texas Instruments Incorporated ## 7.4.3 Pass Through Mode (PTM)-Patented Technology The charger can be operated in the pass through mode (PTM) to improve efficiency. In PTM, the Buck and Boost high-side FETs (Q1 and Q4) are both turned on, while the Buck and Boost low-side FETs are both turned off. The input power is directly passed through the charger to the system. The switching losses of MOSFETs and the inductor core loss are saved. The charger quiescent current under PTM mode is also minimized (around 2.5 mA) to increase light load efficiency. When programmable power supply (PPS) is used as input adapter, PTM mode can also be leveraged to achieve battery flash charge under battery fast charge period. By enabling flash charge, the charge efficiency can be further improved with even higher charging current. During pre-charge and termination period the charger can go back to buck-boost mode. The charger can exit PTM to buck-boost operation and automatically return to PTM under certain protection scenarios (TI patent). To prevent reverse boost back after adapter removal when charger is in PTM operation before removal. There is light load PTM auto exit feature which can be enabled by configuring PTM\_EXIT\_LIGHT\_LOAD=1b. Charger will be transition from normal Buck-Boost operation to PTM operation by setting EN\_PTM = 1b; and will transition out of PTM mode with host control by setting EN\_PTM =0b. #### 7.4.4 Learn Mode When both VBUS and VBAT exist, setting EN\_LEARN=1b to enable mode to allow device to shut off converter and discharge battery to support the system. In this way it can calibrates the battery gas gauge over a complete discharge/charge cycle. When the battery voltage is below battery depletion threshold, the EC host will set EN\_LEARN bit back to 0b to switch the device back in forward mode. When device is under learn mode if CELL\_BATPRES pin is pulled lower than V<sub>CELL\_BATPRES\_FALL</sub> for 1ms deglitch time, then device exits LEARN mode and reset EN\_LEARN bit is set back to 0 automatically. ### 7.5 Programming The charger supports battery-charger commands that use either Write-Word or Read-Word protocols, as summarized in セクション 7.5.1.1. The SMBus address is 7 bits 09h (0001001b), for 8 bits SMBus commands the last bit is read(1b)/write(0b) bit. Therefore 8 bits SMBus address command is integrated as 0b0001001\_X (0x12H for write/0x13H for read).. The ManufacturerID and DeviceID registers are assigned to identify the charger device. The ManufacturerID register command always returns 40h. ### 7.5.1 SMBus Interface The device operates as a target, receives control inputs from the embedded controller host through the SMBus interface. The device uses a simplified subset of the commands documented in *System Management Bus Specification V1.1*, which can be downloaded from www.smbus.org. The device uses the SMBus read-word and write-word protocols (shown in 表 7-10 and 表 7-11) to communicate with the smart battery. The device performs only as a SMBus target device with address 0b0001001\_X (0x12H for write/0x13H for read) and does not initiate communication on the bus. In addition, the device has two identification registers, a 16-bit device ID register (0xFFH) and a 16-bit manufacturer ID register (0xFEH). SMBus communication starts when VBUS is above V<sub>VBUS</sub> UVLO or VBAT is above V<sub>VBAT</sub> UVLO. The data (SDA) and clock (SCL) pins have Schmitt-trigger inputs that can accommodate slow edges. Choose pullup resistors (10 k $\Omega$ ) for SDA and SCL to achieve rise times according to the SMBus specifications. Communication starts when the host signals a start condition, which is a high-to-low transition on SDA, while SCL is high. When the host has finished communicating, the host issues a stop condition, which is a low-to-high transition on SDA, while SCL is high. The bus is then free for another transmission. When timeout condition is met, for example start condition is active for more than 35ms and there is no stop condition triggered, then charger SMbus communication will automatically reset and communication lines are free for another transmission. $\boxtimes$ 7-12 and $\boxtimes$ 7-13 show the timing diagram for signals on the SMBus interface. The address byte, command byte, and data bytes are transmitted between the start and stop conditions. The SDA state Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 51 English Data Sheet: SLUSFK8 changes only while SCL is low, except for the start and stop conditions. Data is transmitted in 8-bit bytes and is sampled on the rising edge of SCL. Nine clock cycles are required to transfer each byte in or out of the device because either the host or the target acknowledges the receipt of the correct byte during the ninth clock cycle. The BQ25770G supports the charger commands listed in 表 7-10. #### 7.5.1.1 SMBus Write-Word and Read-Word Protocols ### 表 7-10. Write-Word Format | <b>S</b> (1) (2) | Target ADDRESS <sup>(1)</sup> | <b>W</b> (1) (3) | ACK<br>(4) (5) | COMMAND<br>BYTE <sup>(1)</sup> | ACK<br>(4) (5) | LOW DATA<br>BYTE <sup>(1)</sup> | | | <b>ACK</b> (4) (5) | <b>P</b> (1) (6) | |------------------|-------------------------------|------------------|----------------|--------------------------------|----------------|---------------------------------|----|---------|--------------------|------------------| | | 7 bits | 1b | 1b | 8 bits | 1b | 8 bits | 1b | 8 bits | 1b | | | | MSB LSB | 0 | 0 | MSB LSB | 0 | MSB LSB | 0 | MSB LSB | 0 | | - (1) Controller to target - (2) S = Start condition or repeated start condition - (3) W = Write bit (logic-low) - (4) Target to controller (shaded gray) - (5) ACK = Acknowledge (logic-low) - (6) P = Stop condition ### 表 7-11. Read-Word Format | ( | Target<br>ADDRESS <sup>(1)</sup> | <b>W</b> (1) (3) | | | ACK<br>(4) (5) | | <b>R</b> <sup>(1)</sup> (6) | | LOW DATA<br>BYTE <sup>(4)</sup> | | | NACK<br>(1) (7) | <b>P</b> (1) (8) | |---|----------------------------------|------------------|----|---------|----------------|---------|-----------------------------|----|---------------------------------|----|---------|-----------------|------------------| | | 7 bits | 1b | 1b | 8 bits | 1b | 7 bits | 1b | 1b | 8 bits | 1b | 8 bits | 1b | | | Γ | MSB LSB | 0 | 0 | MSB LSB | 0 | MSB LSB | 1 | 0 | MSB LSB | 0 | MSB LSB | 1 | | - (1) Controller to target - (2) S = Start condition or repeated start condition - (3) W = Write bit (logic-low) - (4) Target to controller (shaded gray) - (5) ACK = Acknowledge (logic-low) - (6) R = Read bit (logic-high) - (7) NACK = Not acknowledge (logic-high) - (8) P = Stop condition ## 7.5.1.2 Timing Diagrams A = Start condition B = MSB of address clocked into target C = LSB of address clocked into target D = R/W bit clocked into target E = Target pulls SMBDATA line low F = ACKNOWLEDGE bit clocked into controller G = MSB of data clocked into target H = LSB of data clocked into target I = Target pulls SMBDATA line low J = Acknowledge clocked into controller K = Acknowledge clock pulse L = Stop condition, data executed by target M = New start condition 図 7-12. SMBus Write Timing A = Start condition B = MSB of address clocked into target C = LSB of address clocked into target D = R/W bit clocked into target E = Target pulls SMBDATA line low F = ACKNOWLEDGE bit clocked into controller G = MSB of data clocked into controller H = LSB of data clocked into controller I = Acknowledge clock pulse J = Stop condition K = New start condition 図 7-13. SMBus Read Timing ## 7.6 BQ25770G Registers 表 7-12 lists the memory-mapped registers for the BQ25770G registers. All register offset addresses not listed in 表 7-12 should be considered as reserved locations and the register contents should not be modified. ## 表 7-12. BQ25770G Registers | Address | Acronym | 表 7-12. BQ25770G Registers Register Name | Section | |---------|----------------------------------|------------------------------------------|---------| | 12h | REG0x12_ChargeOption0 | ChargeOption0() | Go | | 14h | REG0x14_CHARGE_CURRENT | CHARGE_CURRENT() | Go | | 15h | REG0x15_CHARGE_VOLTAGE | CHARGE VOLTAGE() | Go | | 17h | REG0x17_ChargeProfile | ChargeProfile() | Go | | 18h | REG0x18_GateDrive | GateDrive() | Go | | 19h | REG0x19_ChargeOption5 | ChargeOption5() | Go | | 1Ah | REG0x1A_AutoCharge | AutoCharge() | Go | | 1Bh | REG0x1B_ChargerStatus0 | ChargerStatus0() | Go | | 20h | REG0x20_ChargerStatus1 | ChargerStatus1() | Go | | 21h | REG0x21_Prochot_Status_Regis ter | Prochot Status Register | Go | | 22h | REG0x22_IIN_DPM | IIN_DPM() | Go | | 23h | REG0x23_ADC_VBUS | ADC_VBUS() | Go | | 24h | REG0x24_ADC_IBAT | ADC_IBAT() | Go | | 25h | REG0x25_ADC_IIN | ADC_IIN() | Go | | 26h | REG0x26_ADC_VSYS | ADC_VSYS() | Go | | 27h | REG0x27_ADC_VBAT | ADC_VBAT() | Go | | 28h | REG0x28_ADC_PSYS | ADC_PSYS() | Go | | 29h | REG0x29_ADC_CMPIN_TR | ADC_CMPIN_TR() | Go | | 30h | REG0x30_ChargeOption1 | ChargeOption1() | Go | | 31h | REG0x31_ChargeOption2 | ChargeOption2() | Go | | 32h | REG0x32_ChargeOption3 | ChargeOption3() | Go | | 33h | REG0x33_ProchotOption0_Regis ter | ProchotOption0 Register | Go | | 34h | REG0x34_ProchotOption1 | ProchotOption1() | Go | | 35h | REG0x35_ADCOption | ADCOption() | Go | | 36h | REG0x36_ChargeOption4 | ChargeOption4() | Go | | 37h | REG0x37_Vmin_Active_Protection | Vmin Active Protection() | Go | | 3Bh | REG0x3B_OTG_VOLTAGE | OTG_VOLTAGE() | Go | | 3Ch | REG0x3C_OTG_CURRENT | OTG_CURRENT() | Go | | 3Dh | REG0x3D_VINDPM | VINDPM() | Go | | 3Eh | REG0x3E_VSYS_MIN | VSYS_MIN() | Go | | 3Fh | REG0x3F_IIN_HOST | IIN_HOST() | Go | | 60h | REG0x60_AUTOTUNE_READ | AUTOTUNE_READ() | Go | | 61h | REG0x61_AUTOTUNE_FORCE | AUTOTUNE_FORCE() | Go | | 62h | REG0x62_GM_ADJUST_FORCE | GM_ADJUST_FORCE() | Go | | FDh | REG0xFD_VIRTUAL_CONTROL | VIRTUAL_CONTROL() | Go | | FEh | REG0xFE_Manufacture_ID | Manufacture ID | Go | | FFh | REG0xFF_Device_ID | Device ID | Go | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 7-13 shows the codes that are used for access types in this section. 表 7-13. BQ25770G Access Type Codes | Access Type | Code | Description | | | | | | | | |------------------|-------|----------------------------------------|--|--|--|--|--|--|--| | Read Type | | | | | | | | | | | R | R | Read | | | | | | | | | Write Type | | | | | | | | | | | W | W | Write | | | | | | | | | Reset or Default | Value | | | | | | | | | | -n | | Value after reset or the default value | | | | | | | | English Data Sheet: SLUSFK8 ## 7.6.1 REG0x12\_ChargeOption0 Register (Address = 12h) [Reset = E70Eh] REG0x12\_ChargeOption0 is shown in 図 7-14 and described in 表 7-14. Return to the Summary Table. ## 図 7-14. REG0x12\_ChargeOption0 Register | | | | _ | • | | | | |------------------|---------------------------------|-------|--------------------------|-------------------|--------|------------|--------------| | 15 14 13 | | 13 | 12 | 11 | 10 | 9 | 8 | | EN_LWPWR | WDTMI | R_ADJ | IIN_DPM_AUT<br>O_DISABLE | OTG_ON_CHR<br>GOK | EN_OOA | PWM_FREQ | EN_BATOVP | | R/W-1h | R/W | /-3h | R/W-0h | R/W-0h | R/W-1h | R/W-1h | R/W-1h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EN_CMP_LATC<br>H | EN_CMP_LATC VSYS_UVP_EN EN_LEAF | | IADPT_GAIN | IBAT_GAIN | EN_LDO | EN_IIN_DPM | CHRG_INHIBIT | | R/W-0h | R/W-0h R/W-0h R/W-0 | | R/W-0h | R/W-1h | R/W-1h | R/W-1h | R/W-0h | ## 表 7-14. REG0x12 ChargeOption0 Register Field Descriptions | | 表 7-14. REGUX12_ChargeOptionU Register Field Descriptions | | | | | | | | |-------|-----------------------------------------------------------|------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | | 15 | EN_LWPWR | R/W | 1h | Reset by:<br>REG_RESET | Low Power Mode enable Ob = Disable Low Power Mode. Device in performance mode with battery only. The PROCHOT, IADPT/IBAT/ PSYS and comparator follow corresponding register setting, REGN should be on with full capacity. 1b = Enable Low Power Mode. Device in low power mode with battery only for lowest quiescent current. The PROCHOT, discharge current monitor buffer, power monitor buffer and independent comparator are disabled. ADC is not available in Low Power Mode. Independent comparator can be enabled by setting EN_LWPWR_CMP to 1b. REGN can be enabled through EN_REGN_LWPWR=1b with 5mA current capability to save quiescent current. | | | | | 14-13 | WDTMR_ADJ | R/W | 3h | Reset by: REG_RESET | WATCHDOG Timer Adjust Set maximum delay between consecutive EC host write of charge voltage or charge current command. If device does not receive a write on the CHARGE_VOLTAGE() or the CHARGE_CURRENT() within the watchdog time period, the charger will be suspended by setting the CHARGE_CURRENT() to 0 mA. After expiration, the timer will resume upon the write of CHARGE_CURRENT(), CHARGE_VOLTAGE(), WDTMR_ADJ or WD_RST=1b. The charger will resume if the values are valid. 00b = Disable 01b = 5 sec 10b = 88 sec 11b = 175 sec | | | | | 12 | IIN_DPM_AUTO_DI<br>SABLE | R/W | 0h | Reset by:<br>REG_RESET | IIN_DPM Auto Disable When CELL_BATPRES pin is LOW, the charger automatically disables the IIN_DPM function by setting EN_IIN_DPM to 0. The host can enable IIN_DPM function later by writing EN_IIN_DPM bit to 1. 0b = Disable 1b = Enable | | | | 57 # 表 7-14. REG0x12\_ChargeOption0 Register Field Descriptions (続き) | 5.4 | | | | 1 | rieid Descriptions (続き) | | | |-----|---------------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | 11 | OTG_ON_CHRGOK | R/W | 0h | Reset by:<br>REG_RESET | Add OTG to CHRG_OK Drive CHRG_OK to HIGH when the device is in OTG mode. | | | | | | | | | 0b = Disable<br>1b = Enable | | | | 10 | EN_OOA | R/W | 1h | Reset by: | Out-of-Audio Enable | | | | | | | | REG_RESET | 0b = No Limit<br>1b = Set minimum PFM frequency above 20 kHz to<br>avoid audio noise | | | | 9 | PWM_FREQ | R/W | 1h | | Switching Frequency Selection: Recommend 600kHz with 2.2uH, 800 kHz with 1.5µH. After charger POR, the MODE pin programming process will make one time change on frequency selection. Note: Frequency is not allowed to change on the fly has to be changed when converter is HIZ. | | | | | | | | | 0b = 800kHz<br>1b = 600kHz | | | | 8 | EN_BATOVP | R/W | 1h | Reset by: | Enable BATOVP protection: | | | | | | | | REG_RESET | 0b = Disable<br>1b = Enable | | | | 7 | EN_CMP_LATCH | R/W | 0h | Reset by:<br>REG_RESET | Enable Latch of Independent Comparator. Comparator output with effective low. If enabled in PROCHOT profile PP_CMP=1b, STAT_COMP bit keep 1b after triggered until read by host and clear. host can clear CMPOUT pin by toggling this EN_CMP_LATCH bit | | | | | | | | | 0b = No Latch<br>1b = Latch | | | | 6 | VSYS_UVP_ENZ | R/W | 0h | Reset by: | To disable system under voltage protection. | | | | | | | | REG_RESET | 0b = Enable<br>1b = Disable | | | | 5 | EN_LEARN | R/W | 0h | Reset by: | LEARN mode function enable: | | | | | | | | REG_RESET | 0b = Disable<br>1b = Enable | | | | 4 | IADPT_GAIN | R/W | 0h | Reset by:<br>REG_RESET | IADPT Amplifier Ratio The ratio of voltage on IADPT and voltage across ACP and ACN. | | | | | | | | | 0b = 20x<br>1b = 40x | | | | 3 | IBAT_GAIN | R/W | 1h | Reset by:<br>REG_RESET | IBAT Amplifier Ratio The ratio of voltage on IBAT and voltage across SRP and SRN | | | | | | | | | 0b = 8x<br>1b = 64x | | | | 2 | EN_LDO | R/W | 1h | Reset by:<br>REG_RESET | LDO Mode Enable When battery voltage is below VSYS_MIN(), the charger is in pre-charge with LDO mode enabled. | | | | | | | | | 0b = Disable LDO mode, BATFET fully ON when charge is enabled and VSYS_MIN() regulation is not effective unless VBAT<5V and system is regulated at 5V. When charge is disabled, BATFET is fully off and system is regulated at VBAT+160mV. 1b = Enable LDO mode, Precharge current is set by the lower setting of CHARGE_CURRENT() and IPRECHG(). The system is regulated by the VSYS_MIN() register. | | | # 表 7-14. REG0x12\_ChargeOption0 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|--------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN_IIN_DPM | R/W | 1h | Reset by:<br>REG_RESET | IIN_DPM Enable Host writes this bit to enable IIN_DPM regulation loop. When the IIN_DPM is disabled by the charger (refer to IIN_DPM_AUTO_DISABLE), this bit goes LOW. Under OTG mode, this bit is also used to enable/disable IOTG regulation. 0b = Disable 1b = Enable | | 0 | CHRG_INHIBIT | R/W | 0h | Reset by:<br>REG_RESET | Charge Inhibit When this bit is 0, battery charging will start with valid values in the CHARGE_VOLTAGE() and CHARGE_CURRENT(). 0b = Enable 1b = Inhibit | 59 ## 7.6.2 REG0x14\_CHARGE\_CURRENT Register (Address = 14h) [Reset = 0000h] REG0x14\_CHARGE\_CURRENT is shown in 図 7-15 and described in 表 7-15. Return to the Summary Table. ## 図 7-15. REG0x14\_CHARGE\_CURRENT Register ## 表 7-15. REG0x14\_CHARGE\_CURRENT Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|--------------------|------|-------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | RESERVED | R | 0h | | Reserved | | 13-3 | CHARGE_CURREN<br>T | R/W | Oh | Reset by:<br>REG_RESET<br>WATCHDOG | Charge current setting with 5mΩ sense resistor (non-zero value lower than 128mA is treated as 128mA): Note when 2mΩ is chosen at RSNS_RSR=1b maximum charge current is clamped at 5DCh (30A with 20mA LSB). Under below scenarios CHARGE_CURRENT is reset to 0A: 1)BATCOC fault. 2)Charge Voltage() is written 0V 3)CELL_BATPRES going low(Battery removal) 4)STAT_AC is not valid(Adapter removal) 5)Watch dog event trigger 6) Autonomous charging get terminated (CHRG_STAT=111b) 7) Safety timer trigger Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . POR: 0mA (0h) Range: 0mA-16320mA (0h-7F8h) Clamped High Bit Step: 8mA | | 2-0 | RESERVED | R | 0h | | Reserved | Product Folder Links: BQ25770G 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 7.6.3 REG0x15\_CHARGE\_VOLTAGE Register (Address = 15h) [Reset = 0000h] REG0x15\_CHARGE\_VOLTAGE is shown in 図 7-16 and described in 表 7-16. Return to the Summary Table. 図 7-16. REG0x15\_CHARGE\_VOLTAGE Register ## 表 7-16. REG0x15\_CHARGE\_VOLTAGE Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | | Reserved | | 14-2 | CHARGE_VOLTAGE | | Oh | Write 0 to this register shall keep register value unchanged, and force CHARGE_CURRENT() to zero to disable charge. Reset by: REG_RESET | Charge voltage setting Note: Writing non-zero value beyond clamp high/low will actually set register to the clamp high/low value. When 0V is written, it should not change CHARGE_VOLTAGE() but reset CHARGE_CURRENT() to 0A POR: 0mV (0h) Range: 5000mV-23000mV (4E2h-1676h) Clamped Low Clamped High Bit Step: 4mV Mode: 2s 8400mV POR: 8400mV (834h) Mode: 3s 12600mV POR: 12600mV (C4Eh) Mode: 4s 16800mV POR: 16800mV (1068h) Mode: 5s | | | | | | | 21000mV<br> POR: 21000mV (1482h) | | 1-0 | RESERVED | R | 0h | | Reserved | ## 7.6.4 REG0x17\_ChargeProfile Register (Address = 17h) [Reset = 3020h] REG0x17\_ChargeProfile is shown in 図 7-17 and described in 表 7-17. Return to the Summary Table. ## 図 7-17. REG0x17\_ChargeProfile Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |---------|-------|----|-----|------|----|---|---|--|--|--| | IPRECHG | | | | | | | | | | | | R/W-30h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ITERM | | | | | | | | | | | | | | R/W | -20h | | | | | | | | | | | | | | | | | | | ## 表 7-17. REG0x17\_ChargeProfile Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|---------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | IPRECHG | R/W | 30h | Reset by:<br>REG_RESET | Maximum precharge current clamp setting with $5m\Omega$ sense resistor(The lower setting of CHARGE_CURRENT() and IPRECHG determine the practical precharge current when VBAT< VSYS_MIN()): Note when $2m\Omega$ sense resistor is chosen RSNS_RSR=1b, then the IPRECHG() upper clamp should be 66H to limit BATFET thermal dissipation. Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . | | | | | | | POR: 384mA (30h) Range: 128mA-2016mA (10h-FCh) Clamped Low Clamped High Bit Step: 8mA | | 7-0 | ITERM | R/W | 20h | Reset by:<br>REG_RESET | Termination current setting with $5m\Omega$ sense resistor: Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . | | | | | | | POR: 256mA (20h) Range: 128mA-2016mA (10h-FCh) Clamped Low Clamped High Bit Step: 8mA | Product Folder Links: BQ25770G 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 7.6.5 REG0x18\_GateDrive Register (Address = 18h) [Reset = 246Ch] REG0x18\_GateDrive is shown in 図 7-18 and described in 表 7-18. Return to the Summary Table. ## 図 7-18. REG0x18\_GateDrive Register | | | | _ | | , | | | |----|-------------|----|----|-------------|----|-------------------|-------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | HIDRV1_STAT | | | LODRV1_STAT | | RESERVED | BATOVP_EXTE<br>ND | | | R/W-1h | | | R/W-1h | | R-0h | R/W-0h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | HIDRV2_STAT | | | LODRV2_STAT | | VSYS_REG_SL<br>OW | RESERVED | | | R/W-3h | | • | R/W-3h | | R/W-0h | R-0h | ## 表 7-18. REG0x18 GateDrive Register Field Descriptions | | 表 7-18. REG0x18_GateDrive Register Field Descriptions | | | | | | | |-------|-------------------------------------------------------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | 15-13 | HIDRV1_STAT | R/W | 1h | | HIDRV1_A and HIDRV1_B HS MOSFET gate drive strength adjustment for both turn on and turn off: | | | | | | | | | 000b = Scale0 (Vgs=4.5V Qg range:0-5nC)<br>001b = Scale1(Vgs=4.5V Qg range:5-13nC)<br>010b = Scale2 (Vgs=4.5V Qg range:13-21nC)<br>011b = Scale3(Vgs=4.5V Qg range:21-29nC)<br>100b = Scale4 (Vgs=4.5V Qg range:29-37nC)<br>101b = Scale5(Vgs=4.5V Qg range:37-45nC)<br>110b = Scale6 (Vgs=4.5V Qg range:45-53nC)<br>111b = Scale7(Vgs=4.5V Qg range:>53nC) | | | | 12-10 | LODRV1_STAT | R/W | 1h | | LODRV1_A and LODRV1_B LS MOSFET gate drive strength adjustment for both turn on and turn off: | | | | | | | | | 000b = Scale0 (Vgs=4.5V Qg range:0-5nC)<br>001b = Scale1(Vgs=4.5V Qg range:5-13nC)<br>010b = Scale2 (Vgs=4.5V Qg range:13-21nC)<br>011b = Scale3(Vgs=4.5V Qg range:21-29nC)<br>100b = Scale4 (Vgs=4.5V Qg range:29-37nC)<br>101b = Scale5(Vgs=4.5V Qg range:37-45nC)<br>110b = Scale6 (Vgs=4.5V Qg range:45-53nC)<br>111b = Scale7(Vgs=4.5V Qg range:>53nC) | | | | 9 | RESERVED | R | 0h | | Reserved | | | | 8 | BATOVP_EXTEND | R/W | Oh | | Enable BATOVP for both charge enable and disable scenarios including AC+battery and battery only. 0b: BATOVP is only active when charge is enabled(BATFET is turned on) when EN_BATOVP=1b 1b: BATOVP is active as long as EN_BATOVP=1b, no matter charge is enabled or not(BATFET is on or off) | | | | | | | | | 0b = Disable<br>1b = Enable | | | | 7-5 | HIDRV2_STAT | R/W | 3h | | HIDRV2 HS MOSFET gate drive strength adjustment for both turn on and turn off: | | | | | | | | | 000b = Scale0 (Vgs=4.5V Qg range:0-5nC)<br>001b = Scale1(Vgs=4.5V Qg range:5-13nC)<br>010b = Scale2 (Vgs=4.5V Qg range:13-21nC)<br>011b = Scale3(Vgs=4.5V Qg range:21-29nC)<br>100b = Scale4 (Vgs=4.5V Qg range:29-37nC)<br>101b = Scale5(Vgs=4.5V Qg range:37-45nC)<br>110b = Scale6 (Vgs=4.5V Qg range:45-53nC)<br>111b = Scale7(Vgs=4.5V Qg range:>53nC) | | | # 表 7-18. REG0x18\_GateDrive Register Field Descriptions (続き) | | | | _ | • | | |-----|---------------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Notes | Description | | 4-2 | LODRV2_STAT | R/W | 3h | | LODRV2 LS MOSFET gate drive strength adjustment for both turn on and turn off: | | | | | | | 000b = Scale0 (Vgs=4.5V Qg range:0-5nC)<br>001b = Scale1(Vgs=4.5V Qg range:5-13nC)<br>010b = Scale2 (Vgs=4.5V Qg range:13-21nC)<br>011b = Scale3(Vgs=4.5V Qg range:21-29nC)<br>100b = Scale4 (Vgs=4.5V Qg range:29-37nC)<br>101b = Scale5(Vgs=4.5V Qg range:37-45nC)<br>110b = Scale6 (Vgs=4.5V Qg range:45-53nC)<br>111b = Scale7(Vgs=4.5V Qg range:>53nC) | | 1 | VSYS_REG_SLOW | R/W | 0h | | System regulation loop bandwidth slow down to reduce input current overshoot during load transient: 0b = Disable | | | | | | | 1b = Enable | | 0 | RESERVED | R | 0h | | Reserved | ## 7.6.6 REG0x19\_ChargeOption5 Register (Address = 19h) [Reset = 0685h] REG0x19\_ChargeOption5 is shown in 図 7-19 and described in 表 7-19. Return to the Summary Table. ## 図 7-19. REG0x19\_ChargeOption5 Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------------------|--------------|---------------------|------------------|-------------------|------------------------|---------|--------------------| | PTM_EXIT_LIG<br>HT_LOAD | WD_RST | CMPIN_TR_SE<br>LECT | REGN_EXT | EN_REGN_LW<br>PWR | BATCOC | _CONFIG | HIGH_DUTY_B<br>UCK | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-3h | | R/W-0h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SING | LE_DUAL_TRAN | IS_TH | FORCE_SINGL<br>E | PH_ADI | PH_ADD_DEG PH_DROP_DEG | | | | | R/W-4h | | R/W-0h | R/W | <i>l</i> -1h | R/V | V-1h | ## 表 7-19. REG0x19 ChargeOption5 Register Field Descriptions | | | | | nargeOptions Regist | • | |------|-------------------------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Type | Reset | Notes | Description | | 15 | PTM_EXIT_LIGHT_<br>LOAD | R/W | 0h | Reset by:<br>REG_RESET | Enable PTM auto exit under light load: 0b = Disable 1b = Enable | | 14 | WD_RST | R/W | Oh | Reset by:<br>REG_RESET | Reset watch dog timer control: 0b = Normal 1b = Reset(bit goes back to 0 after timer reset) | | 13 | CMPIN_TR_SELEC<br>T | R/W | 0h | Reset by:<br>REG_RESET | CPMIN_TS pin function selection: 0b = CPMIN function 1b = TREG function | | 12 | REGN_EXT | R/W | 0h | Reset by:<br>REG_RESET | Enable external 5V overdrive for REGN: 0b = Disabled external 5V over drive 1b = Enable external 5V over drive | | 11 | EN_REGN_LWPWR | R/W | Oh | Reset by:<br>REG_RESET | Enable REGN with scale down current 5mA capability under battery only and low power mode: 0b = Disabled REGN under battery only low power mode 1b = Enable REGN under battery only low power mode | | 10-9 | BATCOC_CONFIG | R/W | 3h | Reset by:<br>REG_RESET | Disable BATCOC and configure BATCOC thresholds across SRP-SRN: 00b = Disable 01b = 50mV 10b = 75mV 11b = 100mV | | 8 | HIGH_DUTY_BUCK | R/W | 0h | Reset by:<br>REG_RESET | Enable high duty cycle buck mode to maximum buck mode operation range to keep Q4 constant on without boost switching. 0b = Disable 1b = Enable | ## 表 7-19. REG0x19\_ChargeOption5 Register Field Descriptions (続き) | Bit | Field | Type | Reset | Notes | Description | |-----|--------------------------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | | R/W | 4h | Reset by: | ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' | | 7-5 | SINGLE_DUAL_TR<br>ANS_TH | R/W | 4n | REG_RESET | Buck mode single to dual phase transition threshold adjustment based on output load current: (When Quasi dual phase is chosen at MODE pin programming) Note from dual phase to single phase transition the load current threshold is 1A lower than this configuration as hysteresis. | | | | | | | 000b = Force Dual Phase Operation<br>001b = 3A<br>010b = 4A<br>011b = 5A<br>100b = 6A<br>101b = 7A<br>110b = 8A<br>111b = 9A | | 4 | FORCE_SINGLE | R/W | 0h | Reset by:<br>REG_RESET | Force single phase operation under buck mode when quasi dual phase is chosen through MODE pin programming: | | | | | | | 0b = Automatically transit to dual phase based on SINGLE_DUAL_TRANS_TH threshold option 1b = Force Single Phase under buck mode | | 3-2 | PH_ADD_DEG | R/W | 1h | Reset by:<br>REG_RESET | Adjust single phase to dual phase( phase adding transition) deglitch time: | | | | | | | 00b = 0.727us(Min)/1.7us(Typ)/2.67us(Max)<br>01b = 2.91us(Min)/5.5us(Typ)/8us(Max)<br>10b = 11.6us(Min)/20us(Typ)/29.3us(Max)<br>11b = 46.6us(Min)/86us(Typ)/115us(Max) | | 1-0 | PH_DROP_DEG | R/W | 1h | Reset by:<br>REG_RESET | Adjust dual phase to single phase( phase dropping transition) deglitch time: | | | | | | | 00b = 70us(Min)/93us(Typ)/115us(Max)<br>01b = 1.12ms(Min)/1.5ms(Typ)/1.82ms(Max)<br>10b = 8.94ms(Min)/11ms(Typ)/1.46ms(Max)<br>11b = 71.5ms(Min)/94ms(Typ)/117ms(Max) | ## 7.6.7 REG0x1A\_AutoCharge Register (Address = 1Ah) [Reset = 01C2h] REG0x1A\_AutoCharge is shown in 図 7-20 and described in 表 7-20. Return to the Summary Table. ## 図 7-20. REG0x1A\_AutoCharge Register | | | | _ | | • | | | |-----------------|-------------|---------|------------|------------------|-----------------|----------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EN_AUTO_CH<br>G | CHRG_OK_INT | | VRE | CHG | | CHG_TM | R | | R/W-0h | R/W-0h | | R/V | R/W-1h | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EN_TMR2X | EN_CHG_TMR | EN_TREG | PP_THERMAL | STAT_THERMA<br>L | THERMAL_DE<br>G | ACOV_ADJ | | | R/W-1h | R/W-1h | R/W-0h | R/W-0h | R-0h | R/W-0h | R/W-2h | | ## 表 7-20. REG0x1A\_AutoCharge Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|-------------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | EN_AUTO_CHG | R/W | 0h | Reset by:<br>REG_RESET | Automatic charge control (recharge and terminate battery charging automatically): | | | | | | | 0b = Disable<br>1b = Enable | | 14 | CHRG_OK_INT | R/W | 0h | Reset by: | Enable CHRG_OK pin for interrupt function: | | | | | | REG_RESET | 0b = Disable(CHRG_OK pin is not pulled low when CHRG_STAT bits changes) 1b = Enable(CHRG_OK pin is pulled low for minimum 256us when CHRG_STAT bits changes) | | 13-10 | VRECHG | R/W | 0h | Reset by:<br>REG_RESET | Battery automatic recharge threshold below CHARGE_VOLTAGE(): | | | | | | | POR: 50mV (0h) Range: 50mV-800mV (0h-Fh) Bit Step: 50mV Offset: 50mV Mode: 2s 200mV POR: 200mV (3h) | | | | | | | Mode: 3s<br>300mV<br>POR: 300mV (5h) | | | | | | | Mode: 4s<br>400mV<br>POR: 400mV (7h) | | | | | | | Mode: 5s<br>500mV<br>POR: 500mV (9h) | | 9-8 | CHG_TMR | R/W | 1h | Reset by: | Automatic Charge Safety Timer control: | | | | | | REG_RESET | 00b = 5hr<br>01b = 8hr<br>10b = 12hr<br>11b = 24hr | | 7 | EN_TMR2X | R/W | 1h | Reset by:<br>REG_RESET | Charge Safety Timer speed control: (Note changing the state of EN_TMR2X only impacts the rate at which the counter is counting and has no effect on any existing accumulated count) | | | | | | | 0b = Timer always counts normally<br>1b = Timer slowed by 2x during VINDPM/IINDPM/<br>TREG regulation | ## 表 7-20. REG0x1A\_AutoCharge Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|--------------|------|-------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | EN_CHG_TMR | R/W | 1h | Reset by:<br>REG_RESET<br>WATCHDOG | Enable charge safety timer: 0b = Disable 1b = Enable | | 5 | EN_TREG | R/W | Oh | Reset by:<br>REG_RESET | Enable temperature regulation function and pull down CMPOUT pin to GND if CMPIN_TR_SELECT=1b. If CMPIN_TR_SELECT=0b, then EN_TREG will not be effective. | | | | | | | 0b = Disable temperature regulation function<br>1b = Enable temperature regulation function | | 4 | PP_THERMAL | R/W | 0h | Reset by:<br>REG_RESET | Enable temperature regulation(TREG) for PROCHOT profile. | | | | | | | 0b = Disable<br>1b = Enable | | 3 | STAT_THERMAL | R | 0h | Reset by:<br>REG_RESET | PROCHOT profile status bit for TREG thermal overheat (CMPIN_TR< 1.1V). The status is latched until a read from host. | | | | | | | 0b = Not Triggered<br>1b = Triggered | | 2 | THERMAL_DEG | R/W | 0h | Reset by:<br>REG_RESET | Adjust TREG thermal deglitch time to trigger prochot profile pull down pulse. | | | | | | | 0b = 0.76sec(min)/0.965sec(Typ.)/1.17sec(max)<br>1b = 95.3ms(min)/121ms(Typ.)/146ms(max) | | 1-0 | ACOV_ADJ | R/W | 2h | Reset by:<br>REG_RESET | ACOV protection threshold adjustment: 00b = 20V(15V SPR) 01b = 25V(20V SPR) 10b = 33V(28V EPR) 11b = 41V(36V EPR) | ## 7.6.8 REG0x1B\_ChargerStatus0 Register (Address = 1Bh) [Reset = 0000h] REG0x1B\_ChargerStatus0 is shown in 図 7-21 and described in 表 7-21. Return to the Summary Table. ChargeStatus0() ### ☑ 7-21. REG0x1B ChargerStatus0 Register | | | | _ | | • | | | |------------------|-----------|-----------|------------------|------------|----|-----------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | CHRG_STAT | | CHG_TMR_ST<br>AT | TREG_STAT | | MODE_STAT | | | | R-0h | | R-0h | R-0h | | R-0h | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FAULT_BATOV<br>P | RESERVED | FAULT_OCP | RESERVED | FAULT_REGN | | RESERVED | | | R-0h | R-0h | R-0h | R-0h | R-0h | | R-0h | | ## 表 7-21. REG0x1B ChargerStatus0 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|--------------|------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | CHRG_STAT | R | Oh | | Charge Cycle Status 000b = Not Charging 001b = Trickle Charge (VBAT <vbat_short) (vbat<vsys_min)="" 010b="Pre-Charge" 011b="Fast" 100b="Fast" 101b="Reserve1" 110b="Reserve2" 111b="Charge" charge(cc="" charge(cv="" done<="" mode)="" td="" termination=""></vbat_short)> | | 12 | CHG_TMR_STAT | R | 0h | Reset by:<br>REG_RESET | Charge safety timer status 0b = Normal 1b = Charge safety timer expired | | 11 | TREG_STAT | R | 0h | Reset by:<br>REG_RESET | Temperature regulation status 0b = Not in temperature regulation(TREG) 1b = In temperature regulation(TREG) | | 10-8 | MODE_STAT | R | Oh | | MODE pin program status 000b = Quasi Dual Phase/Normal Compensation/ Fsw-600kHz 001b = Quasi Dual Phase/Normal Compensation/ Fsw-800kHz 010b = Quasi Dual Phase/Slow Compensation/ Fsw-600kHz 011b = Quasi Dual Phase/Slow Compensation/ Fsw-800kHz 100b = NA/Normal Compensation/Fsw-600kHz 101b = NA/Normal Compensation/Fsw-800kHz 110b = NA/Slow Compensation/Fsw-600kHz 111b = NA/Slow Compensation/Fsw-800kHz | | 7 | FAULT_BATOVP | R | Oh | Reset by:<br>REG_RESET | The status are latched until a read from host, , if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. Ob = No Fault 1b = Fault | | 6 | RESERVED | R | 0h | | Reserved | # 表 7-21. REG0x1B\_ChargerStatus0 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|------------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | FAULT_OCP | R | Oh | Reset by:<br>REG_RESET | The status are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. 0b = No Fault 1b = Fault | | 4 | RESERVED | R | 0h | | Reserved | | 3 | FAULT_REGN | R | Oh | Reset by:<br>REG_RESET | The status are latched until a read from host, , if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. 0b = No Fault 1b = Fault | | 2-0 | RESERVED | R | 0h | | Reserved | ## 7.6.9 REG0x20\_ChargerStatus1 Register (Address = 20h) [Reset = 0000h] REG0x20\_ChargerStatus1 is shown in 図 7-22 and described in 表 7-22. Return to the Summary Table. ## 図 7-22. REG0x20\_ChargerStatus1 Register | | | | | • | | | | |------------|------------------|------------|------------------|--------------------|------------------------|-------------------|-------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | STAT_AC | ICO_DONE | IN_VAP | IN_VINDPM | IN_IIN_DPM | FAULT_SC_VB<br>USACP | FAULT_BATCO<br>C | IN_OTG | | R-0h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FAULT_ACOV | FAULT_BATDO<br>C | FAULT_ACOC | FAULT_SYSOV<br>P | FAULT_VSYS_<br>UVP | FAULT_FRC_C<br>ONV_OFF | FAULT_OTG_O<br>VP | FAULT_OTG_U<br>VP | | R-0h | R-0h | R-0h | R/W-0h | R/W-0h | R-0h | R-0h | R-0h | # 表 7-22. REG0x20\_ChargerStatus1 Register Field Descriptions | D.11 | 表 7-22. REGUX20_ChargerStatus1 Register Field Descriptions | | | | | | | | |------|------------------------------------------------------------|------------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | | 15 | 15 STAT_AC | | 0h | Reset by:<br>REG_RESET | Input source status, STAT_AC is active as long as valid VBUS source exist | | | | | | | | | | 0b = Not Present<br>1b = Present | | | | | 14 | ICO_DONE | R | 0h | Reset by:<br>REG_RESET | After the ICO routine is successfully executed, the bit goes 1. | | | | | | | | | | 0b = Not Complete<br>1b = Complete | | | | | 13 | IN_VAP | R | Oh | Reset by:<br>REG_RESET | Digital status bit indicates VAP has been enabled(1) or disabled(0). The enable of VAP mode only follows the host command, which is not blocked by any status of / PROCHOT. The exit of VAP mode also follows the host command, except that any faults will exit VAP mode automatically. STAT_EXIT_VAP becomes 1 which will pull low /PROCHOT until host clear. The host can enable VAP by setting EN_OTG pin high and OTG_VAP_MODE=0b, disable VAP by setting either EN_OTG pin low or OTG_VAP_MOD=1b. When IN_VAP bit goes 0->1, charger should disable VinDPM, IIIN_DPM, ILIM pin, disable PP_ACOK if it is enabled, enable PP_VSYS if it is disabled. When IN_VAP bit goes 1->0, charger should enable VinDPM, IIN_DPM, ILIM pin 0b = Not Operated | | | | | 12 | IN_VINDPM | R | 0h | Reset by: | 1b = Operated VINDPM/ VOTG Status | | | | | | | | | REG_RESET | 0b = Charger is not in VINDPM during forward mode, or voltage regulation during OTG mode 1b = Charger is in VINDPM during forward mode, or voltage regulation during OTG mode | | | | | 11 | IN_IIN_DPM | IN_DPM R 0 | 0h | Reset by: | IIN_DPM / IOTG Status | | | | | | | | | REG_RESET | 0b = Not In IIN_DPM<br>1b = In IIN_DPM | | | | # 表 7-22. REG0x20\_ChargerStatus1 Register Field Descriptions (続き) | _ | | | _ | i - | | |-----|----------------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Notes | Description | | 10 | FAULT_SC_VBUSA<br>CP | R | 0h | Reset by:<br>REG_RESET | The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. | | | | | | | 0b = No Fault<br>1b = Fault | | 9 | FAULT_BATCOC | R | Oh | Reset by:<br>REG_RESET | The faults are latched until a read from host after 1 second after triggering. To recover charge, EC also need to re-write non zero value into CHARGE_CURRENT() register. | | | | | | | 0b = No Fault<br>1b = Fault | | 8 | IN_OTG | R | 0h | Reset by: | OTG | | | | | | REG_RESET | 0b = Not In OTG<br>1b = In OTG | | 7 | FAULT_ACOV | R | 0h | Reset by:<br>REG_RESET | The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. | | | | | | | 0b = No Fault<br>1b = Fault | | 6 | FAULT_BATDOC | R | Oh | Reset by:<br>REG_RESET | The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. | | | | | | | 0b = No Fault<br>1b = Fault | | 5 | FAULT_ACOC | R | 0h | Reset by:<br>REG_RESET | The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. | | | | | | | 0b = No Fault<br>1b = Fault | | 4 | FAULT_SYSOVP | R/W | 0h | Reset by:<br>REG_RESET | SYSOVP fault status and Clear When the SYSOVP occurs, this bit is set HIGH. As long as this bit is high, the converter is disabled. After the SYSOVP is removed, the user must write a 0 to this bit or unplug the adapter to clear the SYSOVP condition to enable the converter again. | | | | | | | 0b = No Fault<br>1b = Fault | | 3 | FAULT_VSYS_UVP | R/W | Oh | Reset by:<br>REG_RESET | VSYS_UVP fault status and clear. It is latched until a clear from host by writing this bit to 0. As long as this bit is high, the converter is disabled. After the VSYS_UVP is removed, the user must write a 0 to this bit or unplug the adapter to clear the VSYS_UVP condition to enable the converter again. 0b = No Fault 1b = Fault | ## 表 7-22. REG0x20 ChargerStatus1 Register Field Descriptions (続き) | | 我 7-22. REGOX20_Grianger Gratus 1 Register 1 reid Descriptions (形已) | | | | | | | | | |-----|---------------------------------------------------------------------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | | | 2 | FAULT_FRC_CONV<br>_OFF | R | 0h | Reset by:<br>REG_RESET | Force converter off when independent comparator is triggered low effective. The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. | | | | | | | | | | | 0b = No Fault<br>1b = Fault | | | | | | 1 | FAULT_OTG_OVP | R | Oh | Reset by:<br>REG_RESET | The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way hos | | | | | | | | | | | 0b = No Fault<br>1b = Fault | | | | | | 0 | FAULT_OTG_UVP | R | 0h | Reset by:<br>REG_RESET | The faults are latched until a read from host, if the fault still exist during host read this bit should be kept at 1b. However after host read fault status one time, this bit will be automatically reset when the original fault is cleared. In this way host doesn't need to read again to clear this fault bit after fault is removed. | | | | | | | | | | | 0b = No Fault<br>1b = Fault | | | | | 73 ### 7.6.10 REG0x21\_Prochot\_Status\_Register (Address = 21h) [Reset = 3800h] REG0x21\_Prochot\_Status\_Register is shown in 図 7-23 and described in 表 7-23. Return to the Summary Table. ### 図 7-23. REG0x21\_Prochot\_Status\_Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------|--------------------|------------|-----------|-------------------|-----------|--------------------------|--------------------------| | RESERVED | EN_PROCHOT<br>_EXT | PROCHO | T_WIDTH | PROCHOT_CL<br>EAR | TSHUT | STAT_VAP_FAI<br>L | STAT_EXIT_VA<br>P | | R-0h | R/W-0h | R/W | /-3h | R/W-1h | R-0h | R/W-0h | R/W-0h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | STAT_VINDPM | STAT_COMP | STAT_ICRIT | STAT_INOM | STAT_IDCHG1 | STAT_VSYS | STAT_BATTER<br>Y_REMOVAL | STAT_ADAPTE<br>R_REMOVAL | | R/W-0h | R-0h ### 表 7-23. REG0x21\_Prochot\_Status\_Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|--------------------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | | Reserved | | 14 | EN_PROCHOT_EX<br>T | R/W | 0h | Reset by:<br>REG_RESET | PROCHOT Pulse Extension Enable. When pulse extension is enabled, keep the PROCHOT pin voltage LOW until host writes PROCHOT_CLEAR= 0b. | | | | | | | 0b = Disable<br>1b = Enable | | 13-12 | PROCHOT_WIDTH | R/W | 3h | Reset by:<br>REG_RESET | PROCHOT Pulse Width when EN_PROCHOT_EXT = 0b | | | | | | | 00b = 83ms(min)/100ms(Typ.)/117ms(max)<br>01b = 42ms(min)/50ms(Typ.)/58ms(max)<br>10b = 5ms(min)/6.15ms(Typ.)/7.3ms(max)<br>11b = 10ms(min)/12.5ms(Typ.)/15ms(max) | | 11 | PROCHOT_CLEAR | R/W | 1h | Reset by:<br>REG_RESET | PROCHOT Pulse Clear. Clear PROCHOT pulse when EN_PROCHOT_EXT=0b. | | | | | | | 0b = Clear PROCHOT pulse and drive /PROCHOT pin HIGH 1b = Idle | | 10 | TSHUT | R | 0h | Reset by: | TSHUT trigger | | | | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 9 | STAT_VAP_FAIL | R/W | 0h | Reset by:<br>REG_RESET | This status bit reports a failure to load VBUS 7 consecutive times in VAP mode, which indicates the battery voltage might be not high enough to enter VAP mode, or the VAP loading current settings are too high. | | | | | | | 0b = Not is VAP failure 1b = In VAP failure, the charger exits VAP mode, and latches off until the host writes this bit to 0. | | 8 | STAT_EXIT_VAP | R/W | 0h | Reset by:<br>REG_RESET | When the charger is operated in VAP mode, it can exit VAP by either being disabled through host, or there is any charger faults. | | | | | | | 0b = PROCHOT_EXIT_VAP is not active 1b = PROCHOT_EXIT_VAP is active, PROCHOT pin is low until host writes this status bit to 0 | # 表 7-23. REG0x21\_Prochot\_Status\_Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|-----------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | STAT_VINDPM | R/W | 0h | Reset by:<br>REG_RESET | PROCHOT Profile VINDPM status bit, once triggered 1b, PROCHOT pin is low until host writes this status bit to 0b when PP_VINDPM = 1b. | | | | | | | 0b = Not Triggered<br>1b = Triggered | | 6 | STAT_COMP | R | 0h | Reset by: | The status is latched until a read from host. | | | | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 5 | STAT_ICRIT | R | 0h | Reset by: | The status is latched until a read from host. | | | | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 4 | STAT_INOM | R | 0h | Reset by: | The status is latched until a read from host. | | | | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 3 | STAT_IDCHG1 | R | 0h | Reset by: | The status is latched until a read from host. | | | | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 2 | STAT_VSYS | R | 0h | Reset by: | The status is latched until a read from host. | | | | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 1 | STAT_BATTERY_RE | R | 0h | Reset by: | The status is latched until a read from host. | | | MOVAL | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | | 0 | STAT_ADAPTER_R | R | 0h | Reset by: | The status is latched until a read from host. | | | EMOVAL | | | REG_RESET | 0b = Not Triggered<br>1b = Triggered | 75 Product Folder Links: BQ25770G English Data Sheet: SLUSFK8 ### 7.6.11 REG0x22\_IIN\_DPM Register (Address = 22h) [Reset = 0320h] REG0x22\_IIN\_DPM is shown in 図 7-24 and described in 表 7-24. Return to the Summary Table. #### 図 7-24. REG0x22\_IIN\_DPM Register #### 表 7-24. REG0x22\_IIN\_DPM Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15-11 | RESERVED | R | 0h | | Reserved | | 10-2 | IIN_DPM | R | C8h | Reset by:<br>REG_RESET | Input current setting with 10mΩ sense resistor: POR: 5000mA (C8h) Range: 400mA-8200mA (10h-148h) Clamped Low Clamped High Bit Step: 25mA | | 1-0 | RESERVED | R | 0h | | Reserved | ### 7.6.12 REG0x23\_ADC\_VBUS Register (Address = 23h) [Reset = 0000h] REG0x23\_ADC\_VBUS is shown in 図 7-25 and described in 表 7-25. Return to the Summary Table. ### 図 7-25. REG0x23\_ADC\_VBUS Register | | | | _ | | | | | | |----------|----------|----|----|----|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | ADC_VBUS | | | | | | | | | R-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADC_VBUS | | | | | | | | | | | | | R- | 0h | | | | | | | | | | | | | | | ### 表 7-25. REG0x23\_ADC\_VBUS Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-0 | ADC_VBUS | R | Oh | Reset by:<br>REG_RESET | VBUS ADC reading: (Note: When VBUS plugged in before converter starts up , VBUS ADC channel should execute one time to read the no-load VBUS voltage and save the value into ADC_VBUS()) POR: 0mV (0h) Format: 2s Complement Range: 0mV-65534mV (0h-7FFFh) Clamped Low Bit Step: 2mV | ### 7.6.13 REG0x24\_ADC\_IBAT Register (Address = 24h) [Reset = 0000h] REG0x24\_ADC\_IBAT is shown in 図 7-26 and described in 表 7-26. Return to the Summary Table. ### 図 7-26. REG0x24\_ADC\_IBAT Register ## 表 7-26. REG0x24\_ADC\_IBAT Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-0 | ADC_IBAT | R | Oh | Reset by:<br>REG_RESET | IBAT ADC reading with $5m\Omega$ sense resistor: Note the charger only measures discharging current (negative voltage) under battery only or OTG modes, and only measure charging current(positive voltage) when valid adapter is plugged in POR: $0mA$ ( $0h$ ) Format: $2s$ Complement Range: $-32768mA-32767mA$ ( $8000h-7FFFh$ ) Bit Step: $1mA$ | ### 7.6.14 REG0x25\_ADC\_IIN Register (Address = 25h) [Reset = 0000h] REG0x25\_ADC\_IIN is shown in 図 7-27 and described in 表 7-27. Return to the Summary Table. # 図 7-27. REG0x25\_ADC\_IIN Register ### 表 7-27. REG0x25\_ADC\_IIN Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|---------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-0 | ADC_IIN | R | Oh | Reset by:<br>REG_RESET | IIN ADC reading with $10m\Omega$ sense resistor: current flowing from the adapter to the converter (like in forward mode) is represented as positive and current flowing to the adapter (like in OTG mode) is negative. POR: $0mA(0h)$ Format: 2s Complement Range: -16384mA - 16383.5mA (8000h-7FFFh) Bit Step: $0.5mA$ | 79 ### 7.6.15 REG0x26\_ADC\_VSYS Register (Address = 26h) [Reset = 0000h] REG0x26\_ADC\_VSYS is shown in 図 7-28 and described in 表 7-28. Return to the Summary Table. ### 図 7-28. REG0x26\_ADC\_VSYS Register ### 表 7-28. REG0x26\_ADC\_VSYS Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|-----------|---------------------------------------------------------------------------------------------------------------| | 15-0 | ADC_VSYS | R | 0h | REG_RÉSET | VSYS ADC reading: POR: 0mV (0h) Format: 2s Complement Range: 0mV-65534mV (0h-7FFFh) Clamped Low Bit Step: 2mV | ### 7.6.16 REG0x27\_ADC\_VBAT Register (Address = 27h) [Reset = 0000h] REG0x27\_ADC\_VBAT is shown in 図 7-29 and described in 表 7-29. Return to the Summary Table. ### 図 7-29. REG0x27\_ADC\_VBAT Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------|----------|----|----|----|----|---|---| | | ADC_VBAT | | | | | | | | R-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADC_VBAT | | | | | | | | | | | R- | 0h | | | | | | | | | | | | | ### 表 7-29. REG0x27\_ADC\_VBAT Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------| | 15-0 | ADC_VBAT | R | 0h | Reset by:<br>REG_RESET | VBAT ADC reading: POR: 0mV (0h) Format: 2s Complement Range: 0mV-32767mV (0h-7FFFh) Clamped Low Bit Step: 1mV | English Data Sheet: SLUSFK8 ### 7.6.17 REG0x28\_ADC\_PSYS Register (Address = 28h) [Reset = 0000h] REG0x28\_ADC\_PSYS is shown in 図 7-30 and described in 表 7-30. Return to the Summary Table. ### 図 7-30. REG0x28\_ADC\_PSYS Register ### 表 7-30. REG0x28\_ADC\_PSYS Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|-----------|---------------------------------------------------------------------------| | 15-0 | ADC_PSYS | R | 0h | Reset by: | System Power PSYS ADC reading: POR: 0mV (0h) Range: 0mV-8191mV (0h-1FFFh) | | | | | | | Clamped High<br>Bit Step: 1mV | ### 7.6.18 REG0x29\_ADC\_CMPIN\_TR Register (Address = 29h) [Reset = 0000h] REG0x29\_ADC\_CMPIN\_TR is shown in 図 7-31 and described in 表 7-31. Return to the Summary Table. ### 図 7-31. REG0x29\_ADC\_CMPIN\_TR Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----|--------------|----|--------|---------|----|---|---|--| | | | | ADC_CN | MPIN_TR | | | | | | | R-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ADC_CMPIN_TR | | | | | | | | | | R-0h | | | | | | | | | 1 | | | | | | | | | ### 表 7-31. REG0x29\_ADC\_CMPIN\_TR Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|--------------|------|-------|----------------------------------------------|---------------------------------------------------------------------------------------------------------| | 15-0 | ADC_CMPIN_TR | R | Oh | Pin abs max = 5.5V<br>Reset by:<br>REG_RESET | CMPIN_TR pin voltage ADC reading: POR: 0mV (0h) Range: 0mV-8191mV (0h-1FFFh) Clamped High Bit Step: 1mV | ### 7.6.19 REG0x30\_ChargeOption1 Register (Address = 30h) [Reset = 3201h] REG0x30\_ChargeOption1 is shown in 図 7-32 and described in 表 7-32. Return to the Summary Table. ### 図 7-32. REG0x30\_ChargeOption1 Register | | | | _ | • . | | | | |------------|------------------|-------------|-----|------------------|----------|------------------|--------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EN_IBAT | EN_LWPWR_C<br>MP | PSYS_CONFIG | | RSNS_RAC | RSNS_RSR | PSYS_RATIO | EN_OTG_BIG_<br>CAP | | R/W-0h | R/W-0h | R/W-3h | | R/W-0h | R/W-0h | R/W-1h | R/W-0h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SYSOVP_MAX | CMP_POL | CMP_ | DEG | FRC_CONV_O<br>FF | EN_PTM | EN_SHIP_DCH<br>G | EN_SC_VBUS<br>ACP | | R/W-0h | R/W-0h | R/W | -0h | R/W-0h | R/W-0h | R/W-0h | R/W-1h | #### 表 7-32. REG0x30\_ChargeOption1 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|--------------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | EN_IBAT | R/W | 0h | Reset by:<br>REG_RESET | IBAT Enable Enable the IBAT output buffer. In low power mode (EN_LWPWR=1b), IBAT buffer is always disabled regardless of this bit value. | | | | | | | 0b = Disable<br>1b = Enable | | 14 | EN_LWPWR_CMP | R/W | 0h | Reset by:<br>REG_RESET | Independent Comparator Enable Enable independent comparator under battery only low power mode(EN_LWPWR=1b) | | | | | | | 0b = Disable<br>1b = Enable | | 13-12 | PSYS_CONFIG | R/W | 3h | Reset by:<br>REG_RESET | PSYS Enable and Definition Register Enable PSYS sensing circuit and output buffer (whole PSYS circuit). In low power mode (EN_LWPWR=1b), PSYS sensing and buffer are always disabled regardless of this bit value. | | | | | | | 00b = PBUS+PBAT<br>01b = PBUS<br>10b = RESERVED<br>11b = OFF | | 11 | RSNS_RAC | R/W | Oh | Reset by:<br>REG_RESET | Input sense resistor RAC.Not recommend change this value during IINDPM/IOTG regulation: Under adapter plugged in: make changes right after converter starts up with light loading and before charge is enabled. With battery only: make changes before EN_OTG pin is pulled up. | | | | | | | 0b = 10 mOhms<br>1b = 5 mOhms | | 10 | RSNS_RSR | R/W | Oh | Reset by:<br>REG_RESET | Charge sense resistor RSR. Not recommend change this value during ICHG/IPRECHG/BATFET_CLAMP1/BATFET_CLAMP2/BAT_SHORT regulation: Under adapter plugged in: make changes right after converter starts up with light loading and before charge is enabled. With battery only: make changes before EN_OTG pin is pulled up. | | | | | | | 0b = 5 mOhms<br>1b = 2 mOhms | 表 7-32. REG0x30\_ChargeOption1 Register Field Descriptions (続き) | Dit | | | | | Field Descriptions (続き) | | |-----|----------------|----------------|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Notes | Description | | | 9 | PSYS_RATIO | R/W | 1h | Reset by:<br>REG_RESET | PSYS Gain Ratio of PSYS output current vs total input and battery power. | | | | | | | | 0b = 0p25uAperW<br>1b = 1p00uAperW | | | 8 | EN_OTG_BIG_CAP | EN_OTG_BIG_CAP | R/W Oh | 0h | Reset by:<br>REG_RESET | Enable OTG compensation for VBUS effective capacitance larger than 60uF | | | | | | | 0b = Disable OTG large VBUS capacitance compensation(Recommended for VBUS effective capacitance smaller than 60uF effective capacitance) 1b = Enable OTG large VBUS capacitance compensation(Recommended for VBUS effective capacitance larger than 60uF effective capacitance) | | | 7 | SYSOVP_MAX | R/W | 0h | Reset by:<br>REG_RESET | Force SYSOVP protection threshold to 27V neglecting CELL_BATPRES pin configuration | | | | | | | | 0b = Disable<br>1b = Enable | | | 6 | CMP_POL | R/W | 0h | Reset by:<br>REG_RESET | Independent Comparator output Polarity | | | | | | | NEG_NESET | 0b = When CMPIN_TR is above internal threshold,<br>CMPOUT is LOW (internal<br>hysteresis)<br>1b = When CMPIN_TR is below internal threshold,<br>CMPOUT is LOW (external<br>hysteresis) | | | 5-4 | CMP_DEG | R/W | 0h | Reset by:<br>REG_RESET | Independent comparator deglitch time, only applied to the falling edge of CMPOUT (HIGH to LOW). | | | | | | | | 00b = 1us(Not in battery only low power mode)/<br>40us(Battery only low power mode) | | | | | | | | 01b = 2.05ms~2.73ms<br>10b = 20.85ms~27.31ms<br>11b = 5.34s~6.99s | | | 3 | FRC_CONV_OFF | R/W | Oh | Reset by:<br>REG_RESET | Force Power Path Off When independent comparator triggers, charger turns off Q1 and Q4 (same as disable converter) so that the system is disconnected from the input source. At the same time, CHRG_OK signal goes to LOW to notify the system. It should be effective during forward mode with AC plugged in or battery only performance mode. Both FRC_CONV_OFF and CMP_EN should be 1b to enable this feature. No need for EN_LWPWR, EN_LWPWR_CMP to be high which are employed under battery only low power mode. | | | | | | | | 0b = Disable<br>1b = Enable | | | 2 | EN_PTM | R/W | 0h | Reset by:<br>REG_RESET | PTM enable register bit, it will automatically reset to zero | | | | | | | | 0b = Disable<br>1b = Enable | | 85 # 表 7-32. REG0x30\_ChargeOption1 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN_SHIP_DCHG | R/W | Oh | Reset by:<br>REG_RESET | Discharge SRN for Shipping Mode Used to discharge SRN pin capacitor voltage which is necessary for battery gauge device shipping mode. When this bit is 1, discharge SRN pin down in 340 ms with around 20mA current flowing through VSYS pin. When 340 ms is over, this bit is reset to 0 automatically. If this bit is written to 0b by host before 340ms expires, VSYS pin should stop discharging immediately. After SRN is discharged to 0V the discharge current will shut off automatically in order to get rid of any negative voltage on SRN pin. Note if after 340ms SRN voltage is still not low enough for battery gauge device entering ship mode, the host may need to write this bit to 1b again to start a new 340ms discharge cycle. 0b = Disable 1b = Enable | | 0 | EN_SC_VBUSACP | R/W | 1h | Reset by:<br>REG_RESET | SC_VBUSACP protection enable register bit 0b = Disable 1b = Enable | ### 7.6.20 REG0x31\_ChargeOption2 Register (Address = 31h) [Reset = 00B7h] REG0x31\_ChargeOption2 is shown in 図 7-33 and described in 表 7-33. Return to the Summary Table. #### 図 7-33. REG0x31\_ChargeOption2 Register | | | <b>—</b> . ••. | · | a. 900 p | 09.0.0. | | | |----------------------------------|-------------------|------------------------|-------------------------|---------------------|----------------------|-----------|------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PKPWR_TOVLD_DEG EN_PKPW<br>N_DPI | | | EN_PKPWR_V<br>SYS | STAT_PKPWR_<br>OVLD | STAT_PKPWR_<br>RELAX | PKPWF | R_TMAX | | R/V | V-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EN_EXTILIM | EN_ICHG_IDC<br>HG | OCP_SW2_HIG<br>H_RANGE | OCP_SW1X_HI<br>GH_RANGE | EN_ACOC | ACOC_VTH | EN_BATDOC | BATDOC_VTH | | R/W-1h | R/W-0h | R/W-1h | R/W-1h | R/W-0h | R/W-1h | R/W-1h | R/W-1h | #### 表 7-33. REG0x31 ChargeOption2 Register Field Descriptions | Bit | Field | Туре | Reset | Notes Regist | Description | |-------|----------------------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | PKPWR_TOVLD_D<br>EG | R/W | Oh | Reset by:<br>REG_RESET | Input Overload time in Peak Power Mode 00b = 1ms 01b = 2ms 10b = 5ms 11b = 10ms | | 13 | EN_PKPWR_IIN_DP<br>M | R/W | Oh | Reset by:<br>REG_RESET | Enable Peak Power Mode triggered by input current overshoot. If EN_PKPWR_IIN_DPM and EN_PKPWR_VSYS are 0b, peak power mode is disabled. Upon adapter removal, this bits is reset to 0b. 0b = Disable 1b = Enable | | 12 | EN_PKPWR_VSYS | R/W | Oh | Reset by:<br>REG_RESET | Enable Peak Power Mode triggered by system voltage under-shoot. If EN_PKPWR_IIN_DPM and EN_PKPWR_VSYS are 0b, peak power mode is disabled. Upon adapter removal, this bits is reset to 0b. Ob = Disable | | | | | | | 1b = Enable | | 11 | STAT_PKPWR_OVL<br>D | R/W | 0h | Reset by:<br>REG_RESET | Indicator that the device is in overloading cycle. Write 0 to get out of overloading cycle. | | | | | | | 0b = Not In Peak<br>1b = In Peak | | 10 | STAT_PKPWR_REL<br>AX | R/W | 0h | Reset by:<br>REG_RESET | Indicator that the device is in relaxation cycle. Write 0 to get out of relaxation cycle. | | | | | | | 0b = Not In Relaxation<br>1b = In Relaxation | | 9-8 | PKPWR_TMAX | R/W | 0h | Reset by: | Peak power mode overload and relax cycle time. | | | | | | REG_RESET | 00b = 20ms<br>01b = 40ms<br>10b = 80ms<br>11b = 1s | | 7 | EN_EXTILIM | R/W | 1h | Reset by:<br>REG_RESET | Enable ILIM_HIZ pin to set input current limit 0b = Disable(Input current limit is set by IIN_HOST()) 1b = Enable(Input current limit is set by the lower value of ILIM_HIZ pin and IIN_HOST()) | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 87 # 表 7-33. REG0x31\_ChargeOption2 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------------------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 1111 | • | | 6 | EN_ICHG_IDCHG | R/W | 0h | Reset by:<br>REG_RESET | IBAT pin monitor selection for discharge current and charge current | | | | | | | 0b = IBAT pin as Discharge Current<br>1b = IBAT pin as Charge Current | | 5 | OCP_SW2_HIGH_R<br>ANGE | R/W | 1h | Reset by:<br>REG_RESET | Over current protection threshold by sensing Q4 Vds. When this fault is continuously triggered 1 switching cycle, converter will be latched off. To re-enable converter, need to toggle EN_HIZ bit from 0 to 1 and back to 0. | | | | | | | 0b = 150mV<br>1b = 260mV | | 4 | OCP_SW1X_HIGH_<br>RANGE | R/W | 1h | Reset by:<br>REG_RESET | Over current protection threshold by sensing RAC resistor across voltage, When this fault is continuously triggered 1 switching cycle, converter will be latched off. To re-enable converter, need to toggle EN_HIZ bit from 0 to 1 and back to 0. | | | | | | | 0b = 300 mV (150mV under VSYS_UVP) for Q1_A<br>and Q1_B<br>1b = 450 mV (300mV under VSYS_UVP) for Q1_A<br>and Q1_B | | 3 | EN_ACOC | R/W | Oh | Reset by:<br>REG_RESET | ACOC Enable Input overcurrent (ACOC) protection by sensing the voltage across ACP_A and ACN_A plus ACP_B and ACN_B. Upon ACOC (after 250-µs blank-out time), converter is disabled. | | | | | | | 0b = Disable<br>1b = Enable | | 2 | ACOC_VTH | R/W | 1h | Reset by:<br>REG_RESET | ACOC Limit Set ACOC threshold as percentage of ILIM2_VTH with current sensed from RAC. | | | | | | | 0b = 1.33<br>1b = 2 | | 1 | EN_BATDOC | R/W | 1h | Reset by:<br>REG_RESET | BATDOC Enable Battery discharge overcurrent (BATDOC) protection by sensing the voltage across SRN and SRP. Upon BATDOC, converter is disabled. | | | | | | | 0b = Disable<br>1b = Enable | | 0 | BATDOC_VTH | R/W | 1h | Reset by:<br>REG_RESET | Set battery discharge overcurrent threshold as percentage of PROCHOT battery discharge current limit. | | | | | | | 0b = 2<br>1b = 3 | ### 7.6.21 REG0x32\_ChargeOption3 Register (Address = 32h) [Reset = 0534h] REG0x32\_ChargeOption3 is shown in 図 7-34 and described in 表 7-34. Return to the Summary Table. ### 図 7-34. REG0x32\_ChargeOption3 Register | | | | _ | • | | | | |------------|-----------|------------------|--------|-----------------|------------------|-------------------|--------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EN_HIZ | REG_RESET | DETECT_VIND PM | EN_OTG | EN_ICO_MOD<br>E | EN_PORT_CT<br>RL | EN_VSYS_M | IN_SOFT_SR | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-1h | R/W | /-1h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BATFET_ENZ | RESERVED | OTG_VAP_MO<br>DE | IL_/ | AVG | CMP_EN | BATFETOFF_H<br>IZ | PSYS_OTG_ID<br>CHG | | R/W-0h | R-0h | R/W-1h | R/V | V-2h | R/W-1h | R/W-0h | R/W-0h | ### 表 7-34. REG0x32\_ChargeOption3 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------------------|------|-------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | EN_HIZ | R/W | 0h | Reset by:<br>REG_RESET | Device Hi-Z Mode Enable When the charger is in Hi-Z mode, the device draws minimal quiescent current. With VBUS above UVLO. REGN LDO stays on, and system powers from battery. | | | | | | | 0b = Disable<br>1b = Enable | | 14 | REG_RESET | R/W | Oh | Reset by:<br>REG_RESET | Reset Registers All the R/W and R registers go back to the default setting except: CHRG_STAT, MODE_STAT, HIDRV1_STAT, LODRV1_STAT, HIDRV2_STAT, LODRV2_STAT, PWM_FREQ | | | | | | | 0b = Idle<br>1b = Reset | | 13 | DETECT_VINDPM | R/W | 0h | Reset by:<br>REG_RESET | Set VINDPM threshold based on VBUS measurement result minus 1.28V, Converter is disabled to measure VBUS. After VBUS measurement is done, VINDPM() is written with value VBUS-1.28V. Then this bit goes back to 0 and converter starts. | | | | | | | 0b = Idle<br>1b = Measure VIN, write VIN-1.28V to VINDPM | | 12 | EN_OTG | R/W | 0h | Reset by:<br>REG_RESET<br>WATCHDOG | OTG Mode Enable Enable device in OTG mode when EN_OTG pin is HIGH. | | | | | | | 0b = Disable<br>1b = Enable | | 11 | EN_ICO_MODE | R/W | 0h | Reset by: | Enable ICO Algorithm | | | | | | REG_RESET | 0b = Disable<br>1b = Enable | | 10 | EN_PORT_CTRL | R/W | 1h | Reset by: | Enable BATFET control for dual port application: | | | | | | REG_RESET | 0b = Disable BATFET control by HIZ BATDRV pin<br>1b = Enable BATFET control by active BATDRV pin | | 9-8 | EN_VSYS_MIN_SO<br>FT_SR | R/W | 1h | Reset by:<br>REG_RESET | VSYS_MIN soft slew rate control for VSYS_MIN step up transition. Note for step down doesn't need the soft transition. | | | | | | | 00b = Disable<br>01b = 6.25mV/us<br>10b = 3.125mV/us<br>11b = 1.5625mV/us | Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 89 # 表 7-34. REG0x32\_ChargeOption3 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|----------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BATFET_ENZ | R/W | 0h | Reset by:<br>REG_RESET | Turn off BATFET under battery only low power mode. When not in low power mode like OTG or with AC plugged in, the bit configuration is neglected and not effective. | | | | | | | 0b = Not force turn off BATFET<br>1b = Force turn off BATFET | | 6 | RESERVED | R | 0h | | Reserved | | 5 | OTG_VAP_MODE | R/W | 1h | Reset by: | The selection of the external EN_OTG pin control. | | | | | | REG_RESET | 0b = VAP Mode<br>1b = OTG Mode | | 4-3 | IL_AVG | R/W | 2h | Reset by: | 4 levels inductor average current clamp. | | | | | | REG_RESET | 00b = 10A<br>01b = 18A<br>10b = 24A<br>11b = Disable(internal 30A limit) | | 2 | CMP_EN | R/W | 1h | Reset by: | Enable Independent Comparator with effective low. | | | | | | REG_RESET | 0b = Disable<br>1b = Enable | | 1 | BATFETOFF_HIZ | R/W | 0h | Reset by: | Turn off BATFET during HIZ mode. | | | | | | REG_RESET | 0b = On<br>1b = Off | | 0 | PSYS_OTG_IDCHG | R/W | 0h | Reset by: | PSYS definition during OTG mode. | | | | | | REG_RESET | 0b = PSYS as battery discharge power minus OTG output power 1b = PSYS as battery discharge power only | ### 7.6.22 REG0x33\_ProchotOption0\_Register (Address = 33h) [Reset = 4A39h] REG0x33\_ProchotOption0\_Register is shown in $\boxtimes$ 7-35 and described in $\textcircled{\pi}$ 7-35. Return to the Summary Table. 図 7-35. REG0x33\_ProchotOption0\_Register #### 表 7-35. REG0x33 ProchotOption0 Register Field Descriptions | | | | | ocnotOptionu_Regist | | | |-------|-----------|------|-------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Туре | Reset | Notes | Description | | | 15-11 | ILIM2_VTH | R/W | 9h | Add notes here to describe Reset by: REG_RESET | ILIM2 Threshold 00000b = OutOfRange_0x00 00001b = 110_percent 00010b = 115_percent 00010b = 120_percent 00100b = 125_percent 00101b = 130_percent 00110b = 135_percent 00110b = 145_percent 01001b = 150_percent 01010b = 155_percent 01010b = 155_percent 01010b = 165_percent 01110b = 170_percent 01110b = 170_percent 01111b = 180_percent 10101b = 185_percent 10001b = 195_percent 10001b = 190_percent 10010b = 195_percent 10010b = 205_percent 10110b = 215_percent 10110b = 225_percent 11010b = 225_percent 11001b = 230_percent 11010b = 250_percent 11010b = 350_percent 11010b = 350_percent 11111b = 400_percent 11111b = 400_percent 11111b = OutOfRange_0x1F | | | 10-9 | ICRIT_DEG | R/W | 1h | Reset by:<br>REG_RESET | ICRIT deglitch time to trigger PROCHOT 00b = 12us(Min)/14.5us(Typ.)/17us(Max) 01b = 93us(Min)/111us(Typ.)/129us(Max) 10b = 372us(Min)/443us(Typ.)/513us(Max) 11b = 745us(Min)/873us(Typ.)/1000us(Max) | | English Data Sheet: SLUSFK8 # 表 7-35. REG0x33\_ProchotOption0\_Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|--------------------------|------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 8 | PROCHOT_VINDP<br>M_80_90 | R/W | Oh | Reset by:<br>REG_RESET | Lower threshold of the PROCHOT_VINDPM comparator. When LOWER_PROCHOT_VINDPM=1, the threshold of PROCHOT_VINDPM is determined by this setting. | | | | | | | 0b = 83% of VINDPM<br>1b = 91% of VINDPM | | 7-2 | VSYS_TH1 | R/W | Eh | Reset by:<br>REG_RESET | VSYS threshold to trigger discharging VBUS in VAP mode. | | | | | | | POR: 6400mV (Eh) Range: 5000mV-11300mV (0h-3Fh) Bit Step: 100mV Offset: 5000mV | | 1 | INOM_DEG | R/W | 0h | Reset by: | INOM deglitch time | | | | | | REG_RESET | 0b = 0.84ms (min)/0.988ms (typ.)/1.14ms (max)<br>1b = 54ms (min)/64ms (typ.)/73ms (max) | | 0 | LOWER_PROCHOT _VINDPM | R/W | 1h | Reset by:<br>REG_RESET | Enable lower threshold of PROCHOT_VINDPM comparator: | | | | | | | 0b = PROCHOT_VINDPM follows VINDPM REG0x3D setting 1b = PROCHOT_VINDPM is lowered and determined by PROCHOT_VINDPM_80_90 bit setting | # 7.6.23 REG0x34\_ProchotOption1 Register (Address = 34h) [Reset = 41A0h] REG0x34\_ProchotOption1 is shown in 図 7-36 and described in 表 7-36. Return to the Summary Table. ### 図 7-36. REG0x34\_ProchotOption1 Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------|--------|----------|---------|-----------|---------|------------|---------| | | | IDCHG | _DEG1 | | | | | | | | R/W | /-1h | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PP_VINDPM | PP_CMP | PP_ICRIT | PP_INOM | PP_IDCHG1 | PP_VSYS | PP_BATPRES | PP_ACOK | | R/W-1h | R/W-0h | R/W-1h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ### 表 7-36. REG0x34\_ProchotOption1 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|------------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | IDCHG_TH1 | R/W | 10h | Reset by:<br>REG_RESET | IDCHG level 1 Threshold 6 bit, range, range 1500A to 33A(5mΩ RSR), step 500 mA. There is a 1500 mA offset for all code Measure current between SRN and SRP. Trigger when the discharge current is above the threshold. If the value is programmed to 000000b PROCHOT is always triggered. Default: 9500 mA or 010000b POR: 9500mA (10h) Range: 1500mA-33000mA (0h-3Fh) Bit Step: 500mA | | | | | | | Offset: 1500mA | | 9-8 | IDCHG_DEG1 | R/W | 1h | Reset by:<br>REG_RESET | IDCHG Deglitch Time 00b = 69ms(min)/78ms(Typ.)/93.6ms(max) 01b = 1.1sec(min)/1.25sec(Typ.)/1.4sec(max) 10b = 4.4sec(min)/5sec(Typ.)/5.6sec(max) 11b = 17.5sec(min)/20sec(Typ.)/22.3sec(max) | | 7 | PP_VINDPM | R/W | 1h | Reset by:<br>REG_RESET | VINDPM PROCHOT profile enable 0b = Disable 1b = Enable | | 6 | PP_CMP | R/W | 0h | Reset by:<br>REG_RESET | COMP PROCHOT profile enable 0b = Disable 1b = Enable | | 5 | PP_ICRIT | R/W | 1h | Reset by:<br>REG_RESET | ICRIT PROCHOT profile enable 0b = Disable 1b = Enable | | 4 | PP_INOM | R/W | 0h | Reset by:<br>REG_RESET | INOM PROCHOT profile enable 0b = Disable 1b = Enable | | 3 | PP_IDCHG1 | R/W | 0h | Reset by:<br>REG_RESET | IDCHG1 PROCHOT profile enable 0b = Disable 1b = Enable | | 2 | PP_VSYS | R/W | 0h | Reset by:<br>REG_RESET | VSYS PROCHOT profile enable 0b = Disable 1b = Enable | 93 # 表 7-36. REG0x34\_ProchotOption1 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|------------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PP_BATPRES | R/W | 0h | Reset by:<br>REG_RESET | Battery removal PROCHOT profile enable If PP_BATPRES is enabled in PROCHOT after the battery is removed, it will immediately send out one- shot PROCHOT pulse. | | | | | | | 0b = Disable<br>1b = Enable | | 0 | PP_ACOK | R/W | 0h | Reset by:<br>REG_RESET | Adapter removal PROCHOT profile enable. If PP_ACOK is enabled in PROCHOT after the adapter is removed, it will be pulled low. | | | | | | | 0b = Disable<br>1b = Enable | ### 7.6.24 REG0x35\_ADCOption Register (Address = 35h) [Reset = 9000h] REG0x35\_ADCOption is shown in 図 7-37 and described in 表 7-37. Return to the Summary Table. www.ti.com/ja-jp ### 図 7-37. REG0x35\_ADCOption Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|-----------------|-----------------|------------|----------|--------------|-----------------|-------------| | ADC_RATE | ADC_EN | ADC_S | ADC_SAMPLE | | ADC_AVG_INIT | RESE | RVED | | R/W-1h | R/W-0h | R/W | R/W-1h | | R/W-0h | R- | ·0h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EN_ADC_CMPI<br>N | EN_ADC_VBU<br>S | EN_ADC_PSY<br>S | EN_ADC_IIN | RESERVED | EN_ADC_IBAT | EN_ADC_VSY<br>S | EN_ADC_VBAT | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R-0h | R/W-0h | R/W-0h | R/W-0h | #### 表 7-37. REG0x35\_ADCOption Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|--------------|------|-------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | ADC_RATE | R/W | 1h | Reset by:<br>REG_RESET | ADC conversion type selection Typical conversion time is determined by resolution accuracy. | | | | | | | 0b = Continuous update. Cycling set of conversion updates to ADC registers without break. The total period of whole set is determined by the ADC channel enabled count times conversion time for each channel determined by ADC_SAMPLE setting. 1b = One-shot update. Do one set of conversion updates to ADC registers after ADC_START =1. The total period of whole set is determined by the ADC channel enabled count times conversion time for each channel determined by ADC_SAMPLE setting. | | 14 | ADC_EN | R/W | 0h | Reset by:<br>REG_RESET<br>WATCHDOG | ADC conversion enable command. Under one-shot ADC configuration ADC_RATE=0b, After the one-shot update is complete, this bit automatically resets to zero | | | | | | | 0b = Idle<br>1b = Start | | 13-12 | ADC_SAMPLE | R/W | 1h | Reset by:<br>REG_RESET | ADC sample resolution selection, each channel conversion time is also determined based on resolution. | | | | | | | 00b = 15 bits effective resolution(24ms conversion time per channel) 01b = 14 bits effective resolution(12ms conversion time per channel) 10b = 13 bits effective resolution(6ms conversion time per channel) 11b = Reserved | | 11 | ADC_AVG | R/W | Oh | Reset by:<br>REG_RESET | ADC average control 0b = Single Value 1b = Running average | | 10 | ADC_AVG_INIT | R/W | 0h | Reset by: | ADC average initial value control | | | | | | REG_RESET | 0b = Start average using existing register value<br>1b = Start average using new ADC conversion | | 9-8 | RESERVED | R | 0h | | Reserved | | 7 | EN_ADC_CMPIN | R/W | Oh | Reset by:<br>REG_RESET | Enable CMPIN_TR pin Voltage ADC Channel 0b = Disable 1b = Enable | # 表 7-37. REG0x35\_ADCOption Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------|------|-------|------------------------|----------------------------------------------------------------| | 6 | EN_ADC_VBUS | R/W | 0h | Reset by:<br>REG_RESET | Enable VBUS pin Voltage ADC Channel 0b = Disable 1b = Enable | | 5 | EN_ADC_PSYS | R/W | 0h | Reset by:<br>REG_RESET | Enable PSYS pin Voltage ADC Channel 0b = Disable 1b = Enable | | 4 | EN_ADC_IIN | R/W | 0h | Reset by:<br>REG_RESET | Enable IIN ADC Channel 0b = Disable 1b = Enable | | 3 | RESERVED | R | 0h | | Reserved | | 2 | EN_ADC_IBAT | R/W | 0h | Reset by:<br>REG_RESET | Enable ICHG ADC Channel 0b = Disable 1b = Enable | | 1 | EN_ADC_VSYS | R/W | Oh | Reset by:<br>REG_RESET | Enable VSYS pin Voltage ADC Channel 0b = Disable 1b = Enable | | 0 | EN_ADC_VBAT | R/W | 0h | Reset by:<br>REG_RESET | Enable SRN pin Voltage ADC Channel 0b = Disable 1b = Enable | ### 7.6.25 REG0x36\_ChargeOption4 Register (Address = 36h) [Reset = 0048h] REG0x36\_ChargeOption4 is shown in 図 7-38 and described in 表 7-38. Return to the Summary Table. ### 図 7-38. REG0x36\_ChargeOption4 Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------|----------|----|-----------|------|------------------------|-------------|-------------------| | | VSYS_UVP | | EN_DI | THER | VSYS_UVP_N<br>O_HICCUP | PP_VBUS_VAP | STAT_VBUS_V<br>AP | | | R/W-0h | | | /-0h | R/W-0h | R/W-0h | R-0h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IDCHG_DEG2 | | | IDCHG_TH2 | | PP_IDCHG2 | STAT_IDCHG2 | STAT_PTM | | R/\ | N-1h | | R/W-1h | | R/W-0h | R-0h | R-0h | #### 表 7-38. REG0x36\_ChargeOption4 Register Field Descriptions | Bit | Field | Type | Reset | Notes | Description | |-------|------------------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | VSYS_UVP | R/W | Oh | Reset by:<br>REG_RESET | VSYS Under Voltage Lock Out After UVP is triggered the charger enters hiccup mode, and then the charger is latched off if the restart fails 7 times in 90s The hiccup mode during the UVP can be disabled by setting VSYS_UVP_NO_HICCUP=1b. | | | | | | | 000b = 2.4V<br>001b = 3.2V<br>010b = 4.0V<br>011b = 4.8V<br>100b = 5.6V<br>101b = 6.4V<br>110b = 7.2V<br>111b = 8.0V | | 12-11 | EN_DITHER | R/W | Oh | Reset by:<br>REG_RESET | Frequency Dither configuration 00b = Disable 01b = 1X 10b = 2X 11b = 3X | | 10 | VSYS_UVP_NO_HI<br>CCUP | R/W | Oh | Reset by:<br>REG_RESET | Disable VSYS_UVP Hiccup mode operation: 0b = Hiccup Mode Enabled 1b = Hiccup Mode Disabled | | 9 | PP_VBUS_VAP | R/W | 0h | Reset by:<br>REG_RESET | Enable VBUS_VAP PROCHOT Profile 0b = Disable 1b = Enable | | 8 | STAT_VBUS_VAP | R | Oh | Reset by:<br>REG_RESET | STAT_VBUS_VAP 0b = Not Triggered 1b = Triggered | | 7-6 | IDCHG_DEG2 | R/W | 1h | Reset by:<br>REG_RESET | Battery discharge current limit 2 deglitch time<br>00b = 81us(min)/98us(Typ.)/115us(max)<br>01b = 1.3ms(min)/1.55ms(Typ.)/1.8ms(max)<br>10b = 5.2ms(min)/6.25ms(Typ.)/7.3ms(max)<br>11b = 10.4ms(min)/12.5ms(Typ.)/14.6ms(max) | ## 表 7-38. REG0x36\_ChargeOption4 Register Field Descriptions (続き) | | | | | In a | | | |-----|-------------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Туре | Reset | Notes | Description | | | 5-3 | IDCHG_TH2 | R/W | 1h | Reset by:<br>REG_RESET | Battery discharge current limit2 based on percentage of IDCHG_TH1. Note IDCHG_TH2 setting higher than 40A should lose accuracy derating between target value and 40A. 000b = 125%*IDCHG_TH1 001b = 150%*IDCHG_TH1 010b = 175%*IDCHG_TH1 011b = 200%*IDCHG_TH1 100b = 250%*IDCHG_TH1 110b = 350%*IDCHG_TH1 110b = 350%*IDCHG_TH1 | | | | | | | | 111b = 400%*IDCHG_TH1 | | | 2 | PP_IDCHG2 | R/W | 0h | Reset by:<br>REG_RESET | Enable IDCHG_TH2 PROCHOT Profile 0b = Disable 1b = Enable | | | 1 | STAT_IDCHG2 | R | 0h | Reset by:<br>REG_RESET | The status is latched until a read from host. 0b = Not Triggered 1b = Triggered | | | 0 | STAT_PTM | R | 0h | Reset by:<br>REG_RESET | PTM operation status bit monitor 0b = Not Active 1b = Active | | ## 7.6.26 REG0x37\_Vmin\_Active\_Protection Register (Address = 37h) [Reset = 0024h] REG0x37\_Vmin\_Active\_Protection is shown in 図 7-39 and described in 表 7-39. Return to the Summary Table. 図 7-39. REG0x37\_Vmin\_Active\_Protection Register 表 7-39. REG0x37 Vmin Active Protection Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | | | |------|-------------------------------|------|-------|------------------------|---------------------------------------------------------------------------------------|--|--| | 15-9 | VBUS_VAP_TH | R/W | 0h | Reset by:<br>REG_RESET | VAP Mode2 VBUS /PROCHOT trigger voltage threshold | | | | | | | | | POR: 3200mV (0h) Range: 3200mV-15900mV (0h-7Fh) Bit Step: 100mV Offset: 3200mV | | | | 8 | DIS_BATOVP_20MA | R/W | 0h | Reset by:<br>REG_RESET | Disable BATOVP 20mA discharge current through VSYS pin | | | | | | | | | 0b = Discharge 20mA under BATOVP<br>1b = Not discharge 20mA under BATOVP | | | | 7-2 | VSYS_TH2 | R/W | 9h | Reset by:<br>REG_RESET | VAP Mode2 VBUS /PROCHOT trigger voltage threshold | | | | | | | | | POR: 5900mV (9h) Range: 5000mV-11300mV (0h-3Fh) Bit Step: 100mV Offset: 5000mV | | | | 1 | EN_VSYSTH2_FOL<br>LOW_VSYSTH1 | R/W | 0h | Reset by:<br>REG_RESET | Enable internal VSYS_TH2 follow VSYS_TH1 setting neglecting register VSYS_TH2 setting | | | | | | | | | 0b = Disable<br>1b = Enable | | | | 0 | EN_FRS | R/W | 0h | Reset by: | Fast Role Swap Feature Enable | | | | | | | | REG_RESET | 0b = Disable<br>1b = Enable | | | 99 ### 7.6.27 REG0x3B\_OTG\_VOLTAGE Register (Address = 3Bh) [Reset = 03E8h] REG0x3B\_OTG\_VOLTAGE is shown in 図 7-40 and described in 表 7-40. Return to the Summary Table. ### 図 7-40. REG0x3B\_OTG\_VOLTAGE Register ### 表 7-40. REG0x3B\_OTG\_VOLTAGE Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | | |-------|-------------|------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15-13 | RESERVED | R | 0h | | Reserved | | | 12-2 | OTG_VOLTAGE | R/W | FAh | Reset by:<br>REG_RESET | OTG output voltage regulation: Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . POR: 5000mV (FAh) Range: 3000mV-5000mV (96h-FAh) Clamped Low Clamped High Bit Step: 20mV | | | 1-0 | RESERVED | R | 0h | | Reserved | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ### 7.6.28 REG0x3C\_OTG\_CURRENT Register (Address = 3Ch) [Reset = 01E0h] REG0x3C\_OTG\_CURRENT is shown in 図 7-41 and described in 表 7-41. Return to the Summary Table. ### 図 7-41. REG0x3C\_OTG\_CURRENT Register ### 表 7-41. REG0x3C\_OTG\_CURRENT Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | | |-------|-------------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15-11 | RESERVED | R | 0h | | Reserved | | | 10-2 | OTG_CURRENT | R/W | 78h | Reset by:<br>REG_RESET | OTG output current limit with 10mΩ Rac current sense: Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . POR: 3000mA (78h) Range: 100mA-3000mA (4h-78h) Clamped Low Clamped High Bit Step: 25mA | | | 1-0 | RESERVED | R | 0h | | Reserved | | 101 ### 7.6.29 REG0x3D\_VINDPM Register (Address = 3Dh) [Reset = 0280h] REG0x3D\_VINDPM is shown in 図 7-42 and described in 表 7-42. Return to the Summary Table. ### 図 7-42. REG0x3D\_VINDPM Register ### 表 7-42. REG0x3D\_VINDPM Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | RESERVED | R | 0h | | Reserved | | 12-2 | VINDPM | R/W | A0h | Reset by:<br>REG_RESET | Input voltage limit: Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . POR: 3200mV (A0h) Range: 3200mV-27000mV (A0h-546h) Clamped Low Clamped High Bit Step: 20mV | | 1-0 | RESERVED | R | 0h | | Reserved | Product Folder Links: BQ25770G 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated www.ti.com/ja-jp # 7.6.30 REG0x3E\_VSYS\_MIN Register (Address = 3Eh) [Reset = 0528h] REG0x3E\_VSYS\_MIN is shown in 図 7-43 and described in 表 7-43. Return to the Summary Table. ### 図 7-43. REG0x3E\_VSYS\_MIN Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |----|----------|----|----------|----|----------|---|---|--|--|--| | | RESERVED | | VSYS_MIN | | | | | | | | | | R-0h | | | | R/W-528h | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | VSYS_MIN | | | | | | | | | | | | R/W-528h | | | | | | | | | | | 1 | | | | | | | | | | | ### 表 7-43. REG0x3E\_VSYS\_MIN Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | RESERVED | R | 0h | | Reserved | | 12-0 | VSYS_MIN | R/W | 528h | Reset by:<br>REG_RESET | Minimum system voltage configuration register<br>Note: Writing value beyond clamp high/low will actually<br>set register to the clamp high/low value. | | | | | | | POR: 6600mV (528h) Range: 5000mV-21000mV (3E8h-1068h) Clamped Low Clamped High Bit Step: 5mV Mode: 2s 6600mV Mode: 3s 9200mV | | | | | | | POR: 9200mV (730h) Mode: 4s 12300mV POR: 12300mV (99Ch) | | | | | | | Mode: 5s<br>15400mV<br>POR: 15400mV (C08h) | 103 ### 7.6.31 REG0x3F\_IIN\_HOST Register (Address = 3Fh) [Reset = 0320h] REG0x3F\_IIN\_HOST is shown in 図 7-44 and described in 表 7-44. Return to the Summary Table. ### 図 7-44. REG0x3F\_IIN\_HOST Register ## 表 7-44. REG0x3F\_IIN\_HOST Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | | |-------|----------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15-11 | RESERVED | R | 0h | | Reserved | | | 10-2 | IIN_HOST | R/W | C8h | Reset by:<br>REG_RESET | Maximum input current limit with $10m\Omega$ sense resistor: Note: Writing value beyond clamp high/low will actually set register to the clamp high/low value . POR: $5000mA$ (C8h) Range: $400mA-8200mA$ ( $10h-148h$ ) Clamped Low Clamped High Bit Step: $25mA$ | | | 1-0 | RESERVED | R | 0h | | Reserved | | Product Folder Links: BQ25770G 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 7.6.32 REG0x60\_AUTOTUNE\_READ Register (Address = 60h) [Reset = 0000h] REG0x60\_AUTOTUNE\_READ is shown in 図 7-45 and described in 表 7-45. Return to the Summary Table. #### 図 7-45. REG0x60\_AUTOTUNE\_READ Register | | | | _ | _ | • | | | | | |------------|----|----|----|----|----|---|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | AUTOTUNE_A | | | | | | | | | | | R-0h | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | AUTOTUNE_B | | | | | | | | | | | | | | R- | 0h | | | | | | | I | | | | | | | | | | ## 表 7-45. REG0x60\_AUTOTUNE\_READ Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | | | |------|------------|------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15-8 | AUTOTUNE_A | R Oh | | | Phase A inductor time constant $L(uH)/DCR(m\Omega)$ value: AUTOTUNE_A= 256-265* $L(uH)/DCR(m\Omega)$ . When converter shuts off these bits are set back to 0. | | | | 7-0 | AUTOTUNE_B | R | 0h | | Phase B inductor time constant L(uH)/DCR(m $\Omega$ ) value: AUTOTUNE_A= 256-265*L(uH)/DCR(m $\Omega$ ). When converter shuts off these bits are set back to 0. | | | 105 ### 7.6.33 REG0x61\_AUTOTUNE\_FORCE Register (Address = 61h) [Reset = A8A8h] REG0x61\_AUTOTUNE\_FORCE is shown in 図 7-46 and described in 表 7-46. Return to the Summary Table. ### 図 7-46. REG0x61\_AUTOTUNE\_FORCE Register | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | |-----|------------------|---------|----|----|----|----|---|---|--|--|--|--| | | FORCE_AUTOTUNE_A | | | | | | | | | | | | | | R/W-A8h | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | FORCE_AUTOTUNE_B | | | | | | | | | | | | | | | R/W-A8h | | | | | | | | | | | | - 1 | | | | | | | | | | | | | ### 表 7-46. REG0x61\_AUTOTUNE\_FORCE Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | E_A DCR(mΩ) : FOF | | Force value for phase A inductor time constant L(uH)/ DCR(m $\Omega$ ): FORCE_AUTOTUNE_A= 256-265*L(uH)/ DCR(m $\Omega$ ). Default 0xA8 refers to 0.211 uH/m $\Omega$ | | | | 7-0 | FORCE_AUTOTUN<br>E_B | R/W | A8h | | Force value for phase B inductor time constant L(uH)/ DCR(m $\Omega$ ): FORCE_AUTOTUNE_B= 256-265*L(uH)/ DCR(m $\Omega$ ) Default 0xA8 refers to 0.211 uH/m $\Omega$ | Product Folder Links: BQ25770G 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 7.6.34 REG0x62\_GM\_ADJUST\_FORCE Register (Address = 62h) [Reset = 00C7h] REG0x62\_GM\_ADJUST\_FORCE is shown in 図 7-47 and described in 表 7-47. Return to the Summary Table. 図 7-47. REG0x62\_GM\_ADJUST\_FORCE Register | | | | | _ | | | | | | | |----|------------------------|-----------------------|----|----|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | FORCE_UPDA<br>TE | RESERVED | | | | | | | | | | | R/W-0h | R-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | FORCE_GM_A<br>DJUST_EN | FORCE_AUTO<br>TUNE_EN | | | | | | | | | | | R/W-31h | | | | | | | | | | #### 表 7-47. REG0x62 GM ADJUST FORCE Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|------------------------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | GM_ADJUST | R | Oh | | Auto adaptive adjustment value for inductor DCR. This value is 0 when converter shuts off. If converter starts switching and FORCE_GM_ADJUST_EN=1b then GM_ADJUST=FORCE_GM_ADJUST+1 as fixed value. | | 9 | FORCE_UPDATE | R/W | Oh | | Update FORCE_AUTOTUNE_A, FORCE_AUTOTUNE_B, FORCE_GM_ADJUST value to be effective for inductor DCR current sense. Converter will automatically shuts off and restart when this bit is written from 0b to 1b to login new force values. After one time update completes, the converter automatically recovers switching and reset this bit to 0b. | | | | | | | 0b = Idle 1b = Update FORCE_AUTOTUNE_A,FORCE_AUTOTUNE_B, FORCE_GM_ADJUST values to converter | | 8 | RESERVED | R | 0h | | Reserved | | 7-2 | FORCE_GM_ADJU<br>ST | R/W | 31h | | Force GM adjustment value for inductor DCR: GM_ADJUST= 71.25-272/DCR( $m\Omega$ ) Default value 0x31 refers to 12.2 $m\Omega$ | | 1 | FORCE_GM_ADJU<br>ST_EN | R/W | 1h | | Enable FORCE_GM_ADJUST effective for inductor DCR current sense. Converter will automatically shuts off and restart when FORCE_UPDATE bit is written from 0b to 1b to update these force values. When converter restarts from other reason, as long as this bit is 1b, converter will force GM_ADJUST = FORCE_GM_ADJUST+1 as fixed value | | | | | | | 0b = Disable FORCE_GM_ADJUST<br>1b = Enable FORCE_GM_ADJUST | 107 # 表 7-47. REG0x62\_GM\_ADJUST\_FORCE Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|-----------------------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | FORCE_AUTOTUN<br>E_EN | R/W | 1h | | Enable FORCE_AUTOTUNE_A, FORCE_AUTOTUNE_B effective for inductor DCR current sense. Converter will automatically shuts off and restart when FORCE_UPDATE bit is written from 0b to 1b to update these force values. When converter restarts from other reasons, as long as this bit is 1b, converter will follow the FORCE_AUTO_TUNE_A/B value and there is no auto calibration at beginning anymore. | | | | | | | 0b = Disable FORCE_AUTOTUNE_A,FORCE_AUTOTUNE_B 1b = Enable FORCE_AUTOTUNE_A,FORCE_AUTOTUNE_B | Copyright © 2024 Texas Instruments Incorporated 108 # 7.6.35 REG0xFD\_VIRTUAL\_CONTROL Register (Address = FDh) [Reset = 0013h] REG0xFD\_VIRTUAL\_CONTROL is shown in 図 7-48 and described in 表 7-48. Return to the Summary Table. 図 7-48. REG0xFD\_VIRTUAL\_CONTROL Register 表 7-48. REG0xFD\_VIRTUAL\_CONTROL Register Field Descriptions | | 表 7-48. REGUXFD_VIRTUAL_CONTROL Register Field Descriptions | | | | | | | |------|-------------------------------------------------------------|------|-------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | 15 | EN_AUTO_CHG | R/W | 0h | Reset by:<br>REG_RESET | Automatic charge control(recharge and terminate battery charging automatically): | | | | | | | | | 0b = Disable<br>1b = Enable | | | | 14-9 | RESERVED | R | 0h | | Reserved | | | | 8 | EN_OTG | R/W | 0h | Reset by:<br>REG_RESET<br>WATCHDOG | OTG Mode Enable Enable device in OTG mode when EN_OTG pin is HIGH. | | | | | | | | | 0b = Disable<br>1b = Enable | | | | 7 | REG_RESET | R/W | 0h | Reset by:<br>REG_RESET | Reset Registers All the R/W and R registers go back to the default setting except: CHRG_STAT, MODE_STAT, HIDRV1_STAT, LODRV1_STAT, LODRV2_STAT, LODRV2_STAT | | | | | | | | | 0b = Idle<br>1b = Reset | | | | 6-5 | RESERVED | R | 0h | | Reserved | | | | 4 | EN_EXTILIM | R/W | 1h | Reset by: | Enable ILIM_HIZ pin to set input current limit | | | | | | | | REG_RESET | 0b = Disable(Input current limit is set by IIN_HOST()) 1b = Enable(Input current limit is set by the lower value of ILIM_HIZ pin and IIN_HOST()) | | | | 3 | RESERVED | R | 0h | | Reserved | | | | 2 | WD_RST | R/W | 0h | Reset by:<br>REG_RESET | Reset watch dog timer control: 0b = Normal 1b = Reset(bit goes back to 0 after timer reset) | | | 109 # 表 7-48. REG0xFD\_VIRTUAL\_CONTROL Register Field Descriptions (続き) | E | 3it | Field | Туре | Reset | Notes | Description | |---|-----|-----------|------|-------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1-0 | WDTMR_ADJ | R/W | 3h | Reset by:<br>REG_RESET | WATCHDOG Timer Adjust Set maximum delay between consecutive EC host write of charge voltage or charge current command. If device does not receive a write on the CHARGE_VOLTAGE() or the CHARGE_CURRENT() within the watchdog time period, the charger will be suspended by setting the CHARGE_CURRENT() to 0 mA. After expiration, the timer will resume upon the write of CHARGE_CURRENT(), CHARGE_VOLTAGE() ,WDTMR_ADJ or WD_RST=1b. The charger will resume if the values are valid. 00b = Disable 01b = 5 sec 10b = 88 sec 11b = 175 sec | Copyright © 2024 Texas Instruments Incorporated 110 # 7.6.36 REG0xFE\_Manufacture\_ID Register (Address = FEh) [Reset = 0040h] REG0xFE\_Manufacture\_ID is shown in 図 7-49 and described in 表 7-49. Return to the Summary Table. ## 図 7-49. REG0xFE\_Manufacture\_ID Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|-------|----|---------|---------|----|---|---| | | | | RESE | RVED | | | | | | | | R-0 | Oh | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MANUFAC | TURE_ID | | | | | | R-40h | | | | | | | | 1 | | | | | | | | # 表 7-49. REG0xFE\_Manufacture\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------------|------|-------|-------|---------------------| | 15-8 | RESERVED | R | 0h | | Reserved | | 7-0 | MANUFACTURE_ID | R | 40h | | Manufacture ID: 40h | # 7.6.37 REG0xFF\_Device\_ID Register (Address = FFh) [Reset = 000Ah] REG0xFF\_Device\_ID is shown in 図 7-50 and described in 表 7-50. Return to the Summary Table. ## 図 7-50. REG0xFF\_Device\_ID Register # 表 7-50. REG0xFF\_Device\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|-----------|------|-------|-------|---------------------------------------| | 15-8 | RESERVED | R | 0h | | Reserved | | 7-0 | DEVICE_ID | R | Ah | | Device ID<br>BQ25776: 00 001 100(0Ah) | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 8 Application and Implementation 注 以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 8.1 Application Information The BQ25770EVM evaluation module (EVM) is a complete charger module for evaluating the BQ25770G. The application curves were taken using the BQ25770EVM. ## 8.2 Typical Application 図 8-1. Application Diagram of BQ25770G ### 8.2.1 Design Requirements | DESIGN PARAMETER | EXAMPLE VALUE | | |---------------------------------------|--------------------------------|--| | Input Voltage <sup>(2)</sup> | 3.5 V < Adapter Voltage < 40 V | | | Input Current Limit (2) | 5 A for 28 V 140W adapter | | | Battery Charge Voltage <sup>(1)</sup> | 16800 mV for 4s battery | | | Battery Charge Current <sup>(1)</sup> | 8192 mA for 4s battery | | | Minimum System Voltage <sup>(1)</sup> | 12300 mV for 4s battery | | Product Folder Links: BQ25770G - Refer to battery specification for settings. - Refer to adapter specification for settings for Input Voltage and Input Current Limit. (2) Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 ## 8.2.2 Detailed Design Procedure The parameters are configurable using the evaluation software. The simplified application circuit (see 🗵 8-1, as the application diagram) shows the minimum component requirements. Inductor, capacitor, and MOSFET selection are explained in the rest of this section. Refer to the EVM user's guide for the complete application schematic. #### 8.2.2.1 ACP-ACN Input Filter The BQ25770G input current sensing through ACP\_A-ACN\_A and ACP\_B-ACN\_B are critical to ensure IINDPM/IOTG regulation stability. Parasitic inductance on board will generate high frequency ringing on ACP\_A-ACN\_A and ACP\_B-ACN\_B which overwhelms converter sensed inductor current information. Larger parasitic inductance will generate larger sense current ringing which could cause the average current control loop to go into oscillation. Therefore ACP\_A-ACN\_A and ACP\_B-ACN\_B sensing information need to be conditioned. For real system board condition, we suggest using below circuit design to get best result and filter noise induced from different PCB parasitic factor. The filter is effective and the delay of on the sensed signal is small, therefore there is no concern for average current mode control. On ACN\_A and ACN\_B side the maximum capacitance is $1^*10\text{-}\mu\text{F}$ MLCC shown below, the 10 nF + 1 nF EMI filtering capacitance can be neglected comparing to the 10- $\mu\text{F}$ MLCC. When the 10- $\mu\text{F}$ MLCC is used on ACN\_A and ACN\_B, then differential 100-nF $\sim$ 220-nF filter capacitors are recommended for ACP\_A-ACN\_A and ACP\_B-ACN\_B to prevent pulse reverse current through RAC. 図 8-2. ACN-ACP Input Filter #### 8.2.2.2 Inductor Selection The BQ25770G has two selectable fixed switching frequency 600 kHz/800 kHz. Higher switching frequency allows the use of smaller inductance. Inductor saturation current should be higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ): $$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE}$$ (3) The inductor ripple current in buck operation depends on input voltage ( $V_{IN}$ ), duty cycle ( $D_{BUCK} = V_{OUT}/V_{IN}$ ), switching frequency ( $f_S$ ) and inductance (L): せ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: BQ25770G $$I_{RIPPLE BUCK} = V_{IN} \times D_{BUCK} \times (1-D_{BUCK}) / (f_S \times L)$$ (4) During boost operation, the duty cycle is: $D_{BOOST} = 1 - (V_{IN}/V_{BAT})$ and the ripple current is: $$I_{RIPPLE\ BOOST} = (V_{IN} \times D_{BOOST}) / (f_S \times L)$$ The maximum inductor ripple current happens with D = 0.5 or close to 0.5. For example, the battery charging voltage range is from 12 V to 16.8 V for 4-cell battery pack. For 28-V adapter voltage, 14-V battery voltage gives the maximum inductor ripple current. The recommended inductor DCR range is 5 m $\Omega$ ~ 25 m $\Omega$ for each phase. Inductor DCR beyond this range may hold system stability risk which is not recommended. Upon different switching frequency and VBUS input voltage recommended inductance are summarized in $\pm$ 8-1. Inductance lower than the recommendation could result in large inductor ripple and high inductor core loss which is not preferred. 表 8-1. Inductance Selection Recommendation | | VBUS = 20 V | VBUS = 28 V | VBUS = 36 V | |-------------|-------------|-------------|-------------| | Fsw=600 kHz | 2.2 μΗ | 2.2 μH | 3.3 μH | | Fsw=800 kHz | 1.5 µH | 1.5 µH | 2.2 μH | ### 8.2.2.3 Input Capacitor Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current (plus system current there is any system load) when duty cycle is 0.5 in buck mode. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current occurs where the duty cycle is closest to 50% and can be estimated by $\sharp$ 5: $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (5) Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed in front of RAC current sensing and as close as possible to the power stage half bridge MOSFETs. Capacitance after RAC before power stage half bridge should be limited to $10\mu\text{F}+10n\text{F}+1n\text{F}$ referring to $\boxtimes$ 8-2 diagram. Voltage rating of the capacitor must be higher than normal input voltage level, 35 V rating or higher capacitor is preferred for 28 V input voltage. Minimum 10 pieces of $10-\mu\text{F}$ 0603 size capacitors are suggested for 28V/140 W adapter design. 50-V rating or higher capacitor is preferred for 36-V input voltage. Minimum $10*10\mu\text{F}$ 0805 capacitors are needed when power reaches 36 V/180 W. Under different input voltage the minimum input capacitance requirement is summarized in 表 8-2, 表 8-3 and 表 8-4. For quasi dual phase it is recommended to spread the MLCC caps before RAC\_A and RAC\_B. 1\*10nF+1nF 0402 package MLCC capacitors (EMI filter purpose) are recommended to be placed as close as possible to both phase A and phase B half bridge MOSFETs. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the input capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high input voltages and small capacitor packages. See the manufacturer's data sheet about the derating performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required capacitance value at the operating point. Tantalum capacitors (POSCAP) can avoid dc-bias effect and temperature variation effect which is recommended especially for 28-V and 36-V higher power application. ### 表 8-2. Input Capacitance Requirement for 20-V/100-W System | 20-V/100-W SYSTEM | MINIMUM | TYPICAL | MAXIMUM | |------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | Effective input capacitance | 4 μF (MLCC) OTG is not needed<br>8 μF (MLCC) OTG is needed | 4 μF (MLCC) + 15 μF (POSCAP) | 4 μF (MLCC) + 2*33 μF<br>(POSCAP) | | Practical input capacitors configuration | 4*10 μF OTG is not needed<br>(0603 35 V MLCC derating to<br>around 10% under 20-V bias<br>voltage) | 4*10 μF (0603 35 V MLCC<br>derating to around 10% under 20-<br>V bias voltage)<br>1*15 μF (2917 35 V POSCAP) | 4*10 μF (0603 35 V MLCC<br>derating to around 10% under 20-<br>V bias voltage)<br>2*33 μF (2917 35 V POSCAP) | ### 表 8-3. Input Capacitance Requirement for 28-V/140-W System | 28-V/140-W SYSTEM | MINIMUM | TYPICAL | MAXIMUM | | | | |------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | Effective input capacitance | 6 μF (MLCC) OTG is not needed<br>8 μF (MLCC) OTG is needed | 6 μF (MLCC) + 15 μF (POSCAP) | 6 μF (MLCC) + 2*33 μF<br>(POSCAP) | | | | | Practical input capacitors configuration | 10*10 µF OTG is not needed (0603 35 V MLCC derating to around 6% under 28-V bias voltage) | 10*10 μF (0603 35 V MLCC<br>derating to around 6% under 28-<br>V bias voltage )<br>1*15 μF (2917 35 V POSCAP) | 10*10 μF (0603 35 V MLCC<br>derating to around 6% under 28-<br>V bias voltage )<br>2*33 μF (2917 35 V POSCAP) | | | | ## 表 8-4. Input Capacitance Requirement for 36-V/180-W System | 36-V/180-W SYSTEM | MINIMUM | TYPICAL | MAXIMUM | |------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | Effective input capacitance | 8 μF (MLCC) | 8 μF (MLCC) + 15 μF (POSCAP) | 8 μF (MLCC) + 2*33 μF<br>(POSCAP) | | Practical input capacitors configuration | 10*10 µF (0805 50 V MLCC<br>derating to around 8% under 36-<br>V bias voltage) | 10*10 µF (0805 50 V MLCC<br>derating to around 8% under 36-<br>V bias voltage)<br>1*15 µF (2917 50 V POSCAP) | 10*10 µF (0805 50 V MLCC<br>derating to around 8% under 36-<br>V bias voltage)<br>2*33 µF (2917 50 V POSCAP) | ## 8.2.2.4 Output Capacitor Output capacitor also should have enough ripple current rating to absorb output switching ripple current. The preferred ceramic capacitor is 35-V X7R or X5R for output capacitor. Minimum 7 pieces of $10-\mu\text{F}$ 0603 size capacitor is suggested to be placed as close as possible to Q3&Q4 half bridge (between Q4 drain and Q3 source terminal), when the power reaches 140 W/180 W 2 more 0603 MLCC are recommended at system output. Recommend to place minimum $2*10~\mu\text{F}$ after the charge current sense resistor for best stability. The overall minimum VSYS effective capacitance should be 50 $\mu\text{F}$ including all the capacitance distributed along the VSYS output line like input capacitance on the next stage VRs referring to $\frac{1}{8}$ 8-5. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the output capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high output voltages and small capacitor packages. See the manufacturer's data sheet about the derating performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required capacitance value at the operating point. ## 表 8-5. Minimum Output Capacitance Requirement | OUTPUT CAPACITORS vs TOTAL INPUT POWER | 100 W | 140 W | 180 W | |-----------------------------------------------------------|--------------------------|--------------------------|-----------------------------------------------------------------------------------------| | Minimum Effective Output Capacitance | 50 μF | 50 μF | 50 μF | | Minimum output capacitors at charger VSYS output terminal | 7*10 µF (0603 35 V MLCC) | 9*10 µF (0603 35 V MLCC) | 9*10 μF (0603 35 V MLCC)<br>for VBUS<=28 V<br>9*10 μF (0805 50 V MLCC)<br>for VBUS=36 V | Product Folder Links: BQ25770G 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 8-5. Minimum Output Capacitance Requirement (続き) | OUTPUT CAPACITORS vs TOTAL INPUT POWER | 100 W | 140 W | 180 W | |---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Minimum additional output capacitors along VSYS distribution line, input cap of next stage converter can also be counted. | $2^{\star}22~\mu\text{F}$ (2917 35 V POSCAP with <100 m $\Omega$ ESR for each) | $2^{\star}22~\mu\text{F}$ (2917 35 V POSCAP with <100 m $\Omega$ ESR for each) | $2^{*}22~\mu\text{F}$ (2917 35 V POSCAP with <100 m $\Omega$ ESR for each) VBUS<=28 V $2^{*}22~\mu\text{F}$ (2917 50 V POSCAP with <100 m $\Omega$ ESR for each) VBUS=36 V | It is common under higher system power the total next stage (Vcore) input capacitance could be increased accordingly. These capacitance are also counted as charger system output capacitance. When these capacitance is too large it could also influence controller stability and maximum effective output capacitance are listed below for reference. 表 8-6. Maximum Output Capacitance Requirement | OUTPUT CAPACITORS vs TOTAL INPUT POWER | 100 W | 140 W | 180 W | |----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Maximum Effective Output Capacitance | 500 μF | 800 μF | 800 μF | | Maximum output capacitors along VSYS distribution line, input cap of next stage converter can also be counted. | $5*100 \mu F$ (2917 35 V POSCAP with <100 m $\Omega$ ESR for each) | 8*100 μF (2917 35 V<br>POSCAP with <100 mΩ ESR<br>for each) | 8*100 μF (2917 35 V POSCAP with <100 mΩ ESR for each) VBUS<=28 V 8*100 μF (2917 50 V POSCAP with <100 mΩ ESR for each) VBUS=36 V | ### 8.2.2.5 Power MOSFETs Selection Six external N-channel MOSFETs are used for a synchronous switching battery charger. The gate drivers are integrated into the IC with 5 V of gate drive voltage. MOSFET breakdown voltage (BV<sub>DSS</sub>) rating refers to 表 8-7 based on different input voltage and application position. 5mm\*6mm package MOSFET is preferred for better thermal performance and 3.3mm\*3.3mm package MOSFET is preferred for higher power density design. 表 8-7. MOSFET Voltage Rating Recommendation | | 20 V/100 W | 28 V/140 W | 36 V/180 W | |-------------------------------------------|-----------------------------------|-----------------------------------|------------------------------------------------------------------------------------| | Buck Half bridge (Q1_A,Q2_A,Q1_B,Q2_B) | BV <sub>DSS</sub> =30 V or higher | BV <sub>DSS</sub> =40 V or higher | BV <sub>DSS</sub> =60 V or higher | | Boost Half bridge (Q3,Q4) and BATFET (Q5) | BV <sub>DSS</sub> =30 V or higher | 200 | BV <sub>DSS</sub> =40 V or higher (for<br>Buck HS short fault condition<br>safety) | Figure-of-merit (FOM) is usually used for selecting proper MOSFET based on a tradeoff between the conduction loss and switching loss. For the top side MOSFET, FOM is defined as the product of a MOSFET's on-resistance, $R_{DS(ON)}$ , and the gate-to-drain charge, $Q_{GD}$ . For the bottom side MOSFET, FOM is defined as the product of the MOSFET's on-resistance, $R_{DS(ON)}$ , and the total gate charge, $Q_{G}$ . $$FOM_{top} = R_{DS(on)} \cdot Q_{GD}; FOM_{bottom} = R_{DS(on)} \cdot Q_{G}$$ (6) The lower the FOM value, the lower the total power loss. Usually lower $R_{DS(ON)}$ has higher cost with the same package size. The top-side MOSFET loss includes conduction loss and switching loss. Taking buck mode operation as an example the power loss is a function of duty cycle ( $D=V_{OUT}/V_{IN}$ ), charging current ( $I_{CHG}$ ), MOSFET's onresistance ( $R_{DS(ON) top}$ ), input voltage ( $V_{IN}$ ), switching frequency ( $f_{S}$ ), turn-on time ( $t_{on}$ ) and turn-off time ( $t_{off}$ ): Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 $$P_{top} = P_{con top} + P_{sw top}$$ (7) $$P_{con top} = D \cdot I_{L RMS}^{2} \cdot R_{DS(on) top};$$ (8) $$I_{L RMS}^{2} = I_{L DC}^{2} + I_{ripple}^{2} / 12$$ (9) - I<sub>L DC</sub> is the average inductor DC current under buck mode; - I<sub>ripple</sub> is the inductor current ripple peak-to-peak value; $$P_{sw top} = P_{IV top} + P_{Qoss top} + P_{Gate top};$$ (10) The first item $P_{con\_top}$ represents the conduction loss which is straight forward. The second term $P_{sw\_top}$ represents the multiple switching loss items in top MOSFET including voltage and current overlap losses $(P_{IV\_top})$ , MOSFET parasitic output capacitance loss $(P_{Qoss\_top})$ and gate drive loss $(P_{Gate\_top})$ . To calculate voltage and current overlap losses $(P_{IV\_top})$ : $$P_{IV top} = 0.5x V_{IN} \cdot I_{valley} \cdot t_{on} \cdot f_S + 0.5x V_{IN} \cdot I_{peak} \cdot t_{off} \cdot f_S$$ $$\tag{11}$$ $$I_{\text{valley}} = I_{\text{L DC}} - 0.5 \cdot I_{\text{ripple}} \text{ (inductor current valley value)}; \tag{12}$$ $$I_{peak} = I_{L DC} + 0.5 \cdot I_{ripple}$$ (inductor current peak value); (13) - t<sub>on</sub> is the MOSFET turn-on time that V<sub>DS</sub> falling time from V<sub>IN</sub> to almost zero (MOSFET turn on conduction voltage); - t<sub>off</sub> is the MOSFET turn-off time that I<sub>DS</sub> falling time from I<sub>peak</sub> to zero; The MOSFET turn-on and turn-off times are given by: $$t_{on} = \frac{Q_{SW}}{I_{on}}, \quad t_{off} = \frac{Q_{SW}}{I_{off}}$$ (14) where $Q_{sw}$ is the switching charge, $I_{on}$ is the turn-on gate driving current, and $I_{off}$ is the turn-off gate driving current. If the switching charge is not given in MOSFET datasheet, it can be estimated by gate-to-drain charge $(Q_{GD})$ and gate-to-source charge $(Q_{GS})$ : $$Q_{sw} = Q_{GD} + Q_{GS} \tag{15}$$ Gate driving current can be estimated by REGN voltage ( $V_{REGN}$ ), MOSFET plateau voltage ( $V_{plt}$ ), total turn-on gate resistance ( $R_{on}$ ), and turn-off gate resistance ( $R_{off}$ ) of the gate driver: $$I_{on} = \frac{V_{REGN} - V_{plt}}{R_{on}}, \quad I_{off} = \frac{V_{plt}}{R_{off}}$$ (16) To calculate top MOSFET parasitic output capacitance loss (PQoss top): $$P_{\text{Qoss top}} = 0.5 \cdot V_{\text{IN}} \cdot Q_{\text{oss}} \cdot f_{\text{S}}$$ $$\tag{17}$$ Q<sub>oss</sub> is the MOSFET parasitic output charge which can be found in MOSFET data sheet; To calculate top MOSFET gate drive loss (PGate top): $$P_{Gate\ top} = V_{IN} \cdot Q_{Gate\ top} \cdot f_{S}$$ (18) - Q<sub>Gate top</sub> is the top MOSFET gate charge which can be found in MOSFET data sheet; - Note here V<sub>IN</sub> is used instead of real gate drive voltage 6 V because, the gate drive 6 V is generated based on LDO from V<sub>IN</sub> under buck mode, the total gate drive related loss are all considered when V<sub>IN</sub> is used for gate drive loss calculation. Copyright © 2024 Texas Instruments Incorporated The bottom-side MOSFET loss also includes conduction loss and switching loss: $$P_{\text{bottom}} = P_{\text{con bottom}} + P_{\text{sw bottom}}$$ (19) $$P_{\text{con bottom}} = (1 - D) \cdot I_{\text{L RMS}}^{2} \cdot R_{\text{DS(on) bottom}}; \tag{20}$$ $$P_{\text{sw\_bottom}} = P_{\text{RR\_bottom}} + P_{\text{Dead\_bottom}} + P_{\text{Gate\_bottom}}; \tag{21}$$ The first item $P_{con\_bottom}$ represents the conduction loss which is straight forward. The second term $P_{sw\_bottom}$ represents the multiple switching loss items in bottom MOSFET including reverse recovery losses ( $P_{RR\_bottom}$ ), Dead time body diode conduction loss ( $P_{Dead\_bottom}$ ) and gate drive loss ( $P_{Gate\_bottom}$ ). The detail calculation can be found below: $$P_{RR bottom} = V_{IN} \cdot Q_{rr} \cdot f_{S}$$ (22) Q<sub>rr</sub> is the bottom MOSFET reverse recovery charge which can be found in MOSFET data sheet; $$P_{Dead\_bottom} = V_F \cdot I_{valley} \cdot f_S \cdot t_{dead\_rise} + V_F \cdot I_{peak} \cdot f_S \cdot t_{dead\_fall}$$ (23) - V<sub>F</sub> is the body diode forward conduction voltage drop; - t<sub>dead rise</sub> is the SW rising edge deadtime between top and bottom MOSFETs which is around 20 ns; - t<sub>dead\_fall</sub> is the SW falling edge deadtime between top and bottom MOSFETs which is around 20 ns; $P_{Gate\ bottom}$ can follow the same method as top MOSFET gate drive loss calculation approach refer to $\pm$ 18. N-channel MOSFETs is used for battery charging BATFET. The gate drivers are internally integrated into the IC with 5V of gate drive voltage. 30 V or higher voltage rating MOSFETs are preferred, the Ciss of N-channel MOSFET should be chosen less than 6 nF. ### 8.2.3 Application Curves 121 # 9 Power Supply Recommendations The valid adapter range is from 3.5 V ( $V_{VBUS\_CONVEN}$ ) to 40 V with at least 500-mA current rating. When CHRG\_OK goes HIGH, the system is powered from adapter through the charger. When adapter is removed, the system is connected to battery through BATFET. Typically the battery depletion threshold should be greater than the VSYS\_MIN so that the battery capacity can be fully utilized for maximum battery run time. Product Folder Links: BQ25770G Copyright © 2024 Texas Instruments Incorporated # 10 Layout # 10.1 Layout Guidelines Proper layout of the components to minimize high frequency current path loop (see セクション 10.2) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Here is a PCB layout priority list for proper layout. 表 10-1. PCB Layout Guidelines | RULES | COMPONENTS | FUNCTION | IMPACT | GUIDELINES | |-------|-----------------------------------------------------|--------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | | PCB layer stack up | Thermal, efficiency, signal integrity | Multi- layer PCB is suggested. Allocate at least one ground layer. The BQ2577xG EVM uses a 6-layer PCB (top layer, ground layer, signal layer and bottom layer). | | 2 | CBUS, RAC_A,<br>RAC_B, Q1_A,<br>Q1_B, Q2_A,<br>Q2_B | Input loop | High frequency<br>noise, ripple | VBUS capacitors, RAC_A, RAC_B, Q1_A, Q1_B and Q2_A, Q2_B form two small loops 1 and 2. It is best to put them on the same side. Connect them with large copper to reduce the parasitic resistance. Move part of CBUS to the other side of PCB for high density design. After RAC_A, RAC_B before Q1_A, Q1_B and Q2_A, Q2_B power stage recommend to put 10uF(0603/0805 package)+10nF+1nF(0402 package) decoupling capacitors as close as possible to IC to decoupling switching loop high frequency noise. | | 3 | RAC_A, RAC_B,<br>Q1_A, Q1_B, L1,<br>Q4 | Current path | Efficiency | The current path from VBUS to VSYS, through RAC_A, RAC_B, Q1_A, Q1_B, L1, Q4, has low impedance. Pay attention to via resistance if they are not on the same side. The number of vias can be estimated as 1~2A/via for a 10mil via with 1 oz copper thickness. | | 4 | CSYS, Q3, Q4 | Output loop | High frequency<br>noise, ripple | VSYS capacitors, Q3 and Q4 form a small loop 3. It is best to put them on the same side. Connect them with large copper to reduce the parasitic resistance. Move part of CSYS to the other side of PCB for high density design. | | 5 | QBAT, RSR | Current path | Efficiency, battery voltage detection | Place QBAT and RSR near the battery terminal. The current path from VBAT to VSYS, through RSR and QBAT, has low impedance. Pay attention to via resistance if they are not on the same side. The device detects the battery voltage through SRN near battery terminal. | | 6 | Q1_A, Q1_B,<br>Q2_A, Q2_B, L1,<br>Q3, Q4 | Power stage | Thermal, efficiency | Place Q1_A and Q2_A, Q1_B and Q2_B, L1, Q3 and Q4 next to each other. Allow enough copper area for thermal dissipation. The copper area is suggested to be 2x~4x of the pad size. Multiple thermal vias can be used to connect more copper layers together and dissipate more heat. | | 7 | RAC_A, RAC_B,<br>RSR | Current sense | Regulation accuracy | Use Kelvin-sensing technique for RAC_A, RAC_B and RSR current sense resistors. Connect the current sense RAC_A, RAC_B to the center of the pads, and run current sense traces as differential pairs. | | 8 | Small capacitors | IC bypass caps | Noise, jittering, ripple | Place VBUS cap, VCC cap, REGN caps near IC. | Product Folder Links: BQ25770G 表 10-1. PCB Layout Guidelines (続き) | RULES | COMPONENTS | FUNCTION | IMPACT | GUIDELINES | |-------|-----------------|------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | BTST capacitors | HS gate drive | High frequency<br>noise, ripple | Place HS MOSFET boost strap circuit capacitor close to IC and on the same side of PCB board. Capacitors SW1_A/SW1_B/2 nodes are recommended to use wide copper polygon to connect to power stage and capacitors BTST1_A/BTST1_B/BTST2 node are recommended to use at least 8mil trace to connected to IC BTST1_A/BTST1_B/BTST2 pins. | | 10 | | Ground partition | Measurement<br>accuracy, regulation<br>accuracy, jitters,<br>ripple | Separate analog ground(AGND) and power grounds(PGND) is preferred. PGND should be used for all power stage related ground net. AGND should be used for all sensing, compensation and control network ground for example ACP_A/ACN_A/ACP_B/ACN_B/CMPIN_TR/CMPOUT/IADPT/IBAT/PSYS. Connect all analog grounds to a dedicated low-impedance copper plane, which is tied to the power ground underneath the IC exposed pad. If possible, use dedicated AGND traces. Connect analog ground and power ground together using power pad as the single ground connection point. | ## 10.2 Layout Example ### 10.2.1 Layout Example Reference Top View Based on the above layout guidelines, the quasi dual phase buck-boost charger layout example top view is shown below including all the key power components. Also the top layer PCB is shown separately to illustrate top layer PCB routing, main power flow and key optimization parasitic loop1-3. 図 10-1. Quasi Dual Phase Buck-Boost Charger Layout Reference Example Top View 図 10-2. Quasi Dual Phase Buck-Boost Charger Top Layer PCB Overview ## 11 Device and Documentation Support ## 11.1 Device Support # 11.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Semiconductor and IC Package Thermal Metrics Application Report SPRA953 - BQ2571x Evaluation Module User's Guide SLUUBT8 - QFN/SON PCB Attachment Application Report SLUA271 ## 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ## 11.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 ### 11.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 12 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |------------|----------|-----------------| | April 2024 | * | Initial Release | Product Folder Links: BQ25770G を送信 Copyright © 2024 Texas Instruments Incorporated # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 129 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 15-May-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | BQ25770GREER | ACTIVE | WQFN | REE | 36 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | Q25770G | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated