









#### **DAC5652**

JAJSJI1E - OCTOBER 2020 - REVISED JANUARY 2021

# DAC5652 デュアル、10 ビット、275MSPS D/A コンバータ

## 1 特長

- 10 ビット、デュアル伝送 D/A コンバータ (DAC)
- 更新速度:275MSPS

Texas

単一電源:3.0V~3.6V

INSTRUMENTS

- 広いスプリアスフリー・ダイナミック・レンジ (SFDR): 80dBc (5MHz)
- 優れた3次2トーン相互変調特性(IMD3):78dBc (15.1MHz および 16.1MHz)
- 独立または単一抵抗によるゲイン制御
- デュアル・データまたはインターリーブ・データ
- 1.2V のリファレンスを内蔵
- 低消費電力:290mW
- パワーダウン・モード:9mW
- パッケージ:48 ピン TQFP (Thin-Quad Flat Pack)

# 2 アプリケーション

- 携帯電話基地局通信チャネル
  - CDMA: W-CDMA, CDMA2000, IS-95
  - TDMA:GSM、IS-136、EDGE/UWC-136
- 医療 / テスト用計測機器
- 任意波形発生器 (ARB)
- ダイレクト・デジタル・シンセシス (DDS)
- ケーブル・モデム終端システム (CMTS)

## 3 概要

DAC5652 は、電圧リファレンスを内蔵したモノリシック、デ ュアル・チャネルの 10 ビット高速 DAC です。

最高 275MSPS の更新速度で動作し、抜群の動的性能、 正確なゲイン、オフセット整合といった特性から、I/Q ベー スバンドまたは直接 IF 通信アプリケーションに最適です。

各 DAC には、シングルエンドまたは差動アナログ出力構 成に適した高インピーダンスの差動電流出力が備えられ ています。外部抵抗を使用して、各 DAC のフルスケール 出力電流を別々に、または同時にスケーリングできます (一般的には 2mA~20mA)。高精度の内蔵電圧リファレ ンスは温度補償機能を備え、安定した 1.2V の電圧リファ レンスを提供します。外部リファレンスも使用できます。

DAC5652 には、クロックとデータ・ラッチが異なる 10 ビッ トのパラレル入力ポートが2つあります。柔軟性を高める ため、インターリーブ・モードで動作する際には1ポートで 各DACへの多重化データもサポートされます。

DAC5652 は、50Ωの二重終端負荷を接続した変圧器結 合の差動出力用に設計されています。20mA のフルスケ ール出力電流の場合、インピーダンス比4:1(結果として 出力 4dBm) とインピーダンス比 1:1 の変圧器 (出力 -2dBm)の両方がサポートされています。

DAC5652 は 48 ピン TQFP パッケージで供給されます。 ファミリ製品間にはピン互換性があり、10 ビット (DAC5652)、12 ビット (DAC5662)、14 ビット (DAC5672) の分解能を選択できます。さらに、DAC5652 は DAC2900 および AD9763 デュアル DAC とピン互換で す。このデバイスは、-40℃~85℃の工業用温度範囲で 動作が規定されています。

### 制品情報

| 部品番号    | パッケージ <sup>(1)</sup> | 本体サイズ (公称)      |  |  |
|---------|----------------------|-----------------|--|--|
| DAC5652 | TQFP                 | 7.00mm × 7.00mm |  |  |

利用可能なパッケージについては、このデータシートの末尾にあ (1) る注文情報を参照してください。



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 🐼 www.ti.com で閲覧でき、その内容が常に優先されます。 TI では翻訳の正確性および妥当性につきましては一切保証いたしません。 実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



# **Table of Contents**

| 14   | 夺長                                     | 1 |
|------|----------------------------------------|---|
| 2 🤅  | アプリケーション                               | 1 |
| 3 1  | 既要                                     | 1 |
| 4 F  | Revision History                       | 2 |
| 5 F  | Pin Configuration and Functions        | 4 |
| 6 \$ | Specifications                         | 5 |
|      | 6.1 Absolute Maximum Rationgs          | 5 |
|      | 6.2 ESD Ratings                        | 5 |
| (    | 6.3 Recommended Operating Conditions   | 5 |
| (    | 6.4 Thermal Resistance Characteristics | 5 |
|      | 6.5 Electrical Characteristics         | 6 |
| (    | 6.6 Electrical Characteristics         | 7 |
| (    | 6.7 Electrical Characteristics, AC     | 8 |
| (    | 5.8 Electrical Characteristics, DC     | 9 |
|      | 6.9 Switching Characteristics          | 9 |
|      | 6.10 Typical Characteristics10         | 0 |
| 7 F  | Parameter Measurement Information1     | 3 |
|      | 7.1 Digital Inputs and Timing1         | 3 |
| 8 [  | Detailed Description1                  | 6 |
|      | 8.1 Overview10                         | 6 |

| 8.2 Functional Block Diagram          | 16              |
|---------------------------------------|-----------------|
| 8.3 Feature Description               | 17              |
| 8.4 Device Functional Modes           | 21              |
| 9 Application Information Disclaimer  | 22              |
| 9.1 Application Informmation          | <mark>22</mark> |
| 9.2 Typical Application               | 22              |
| 10 Power Supply Recommendations       | 24              |
| 11 Layout                             | 25              |
| 11.1 Layout Guidelines                | 25              |
| 11.2 Layout Example                   | 25              |
| 12 Device and Documentation Support   | 29              |
| 12.1 Documentation Support            | 29              |
| 12.2ドキュメントの更新通知を受け取る方法                | <mark>29</mark> |
| 12.3 サポート・リソース                        | 29              |
| 12.4 Trademarks                       | 29              |
| 12.5 静電気放電に関する注意事項                    |                 |
| 126 用語集                               | 29              |
| 13 Mechanical Packaging and Orderable |                 |
| Information                           | 30              |
|                                       |                 |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Cł | hanges from Revision D (October 2020) to Revision E (January 2021) | Page |
|----|--------------------------------------------------------------------|------|
| •  | 機能ブロック図を変更して画像の品質を改善                                               | 1    |

### Changes from Revision C (Decmeber 2010) to Revision D (October 2020)

| CI | hanges from Revision C (Decmeber 2010) to Revision D (October 2020)                                 | Page  |
|----|-----------------------------------------------------------------------------------------------------|-------|
| •  | 「製品情報」表、「ESD 定格」表、「熱抵抗特性」表、「機能説明」セクション、「デバイスの機能モード」セクション、                                           | 「アプ   |
|    | リケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびド                                            | キュメ   |
|    | ントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加                                                         | 1     |
| •  | Changed 🗵 7-1 and 🗵 7-2 by removing extra wire connecting the gates of the CMOS inverter to the out | ıtput |
|    | node                                                                                                | 13    |



| С | hanges from Revision B (March 2005) to Revision C (December 2010)                                              | Page  |
|---|----------------------------------------------------------------------------------------------------------------|-------|
| • | Changed the non-printing $\mu$ symbols in the Digital Input section of the Electrical Characteristics table (I | Jnits |
|   | column) to the correct $\mu$ symbols recognized by the PDF processor                                           | 9     |



## **5** Pin Configuration and Functions



#### 表 5-1. Pin Functions

| PIN           |              | 1/0 | DESCRIPTION                                                                                                |  |
|---------------|--------------|-----|------------------------------------------------------------------------------------------------------------|--|
| NAME          | NO.          | 1/0 | DESCRIPTION                                                                                                |  |
| AGND          | 38           | I   | Analog ground                                                                                              |  |
| AVDD          | 47           | I   | Analog supply voltage                                                                                      |  |
| BIASJ_A       | 44           | 0   | Full-scale output current bias for DACA                                                                    |  |
| BIASJ_B       | 41           | 0   | Full-scale output current bias for DACB                                                                    |  |
| CLKA/CLKIQ    | 18           | I   | Clock input for DACA, CLKIQ in interleaved mode                                                            |  |
| CLKB/RESETIQ  | 19           | I   | Clock input for DACB, RESETIQ in interleaved mode                                                          |  |
| DA[9:0]       | 1-10         | I   | Data port A. DA9 is MSB and DA0 is LSB. Internal pulldown.                                                 |  |
| DB[9:0]       | 23-32        | I   | Data port B. DB9 is MSB and DB0 is LSB. Internal pulldown.                                                 |  |
| DGND          | 15, 21       | I   | Digital ground                                                                                             |  |
| DVDD          | 16, 22       | I   | Digital supply voltage                                                                                     |  |
| EXTIO         | 43           | I/O | Internal reference output (bypass with 0.1 $\mu$ F to AGND) or external reference input                    |  |
| GSET          | 42           | I   | Gain-setting mode: H – 1 resistor, L – 2 resistors. Internal pullup.                                       |  |
| IOUTA1        | 46           | 0   | DACA current output. Full-scale with all bits of DA high.                                                  |  |
| IOUTA2        | 45           | 0   | DACA complementary current output. Full-scale with all bits of DA low.                                     |  |
| IOUTB1        | 39           | 0   | DACB current output. Full-scale with all bits of DB high.                                                  |  |
| IOUTB2        | 40           | 0   | DACB complementary current output. Full-scale with all bits of DB low.                                     |  |
| MODE          | 48           | I   | Mode Select: H – Dual Bus, L – Interleaved. Internal pullup.                                               |  |
| NC            | 11-14, 33-36 | -   | Factory use only. Pins must be connected to DGND or left unconnected.                                      |  |
| SLEEP         | 37           | I   | Sleep function control input: H – DAC in power-down mode, L – DAC in operating mode.<br>Internal pulldown. |  |
| WRTA/WRTIQ    | 17           | I   | Input write signal for PORT A (WRTIQ in interleaving mode)                                                 |  |
| WRTB/SELECTIQ | 20           | I   | Input write signal for PORT B (SELECTIQ in interleaving mode)                                              |  |



## 6 Specifications

## 6.1 Absolute Maximum Rationgs

over T<sub>A</sub> (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                    | Min  | Мах        | UNIT |
|---------------------------------------|----------------------------------------------------|------|------------|------|
| Supply voltage range                  | AVDD <sup>(2)</sup>                                | -0.5 | 4          | V    |
|                                       | DVDD <sup>(3)</sup>                                | -0.5 | 4          | V    |
| Voltage between AGND and DGND         |                                                    | -0.5 | 0.5        | V    |
| Voltage between AVDD and DVDD         |                                                    | -0.5 | 0.5        | V    |
|                                       | DA[9:0] and DB[9:0] <sup>(3)</sup>                 | -0.5 | DVDD + 0.5 | V    |
| Supply voltage range                  | MODE, SLEEP, CLKA, CLKB, WRTA, WRTB <sup>(3)</sup> | -0.5 | DVDD + 0.5 | V    |
|                                       | IOUTA1, IOUTA2, IOUTB1, IOUTB2 <sup>(2)</sup>      | -1   | AVDD + 0.5 | V    |
|                                       | EXTIO, BIASJ_A, BIASJ_B, GSET <sup>(2)</sup>       | -0.5 | AVDD + 0.5 | V    |
| Peak input current (any input)        |                                                    |      | +20        | mA   |
| Peak total input current (all inputs) |                                                    |      | -30        | mA   |
| Operating free-air temperature range  |                                                    | -40  | 85         | °C   |
| Storage temperature range             |                                                    | -65  | 150        | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Measured with respect to AGND.

(3) Measured with respect to DGND.

## 6.2 ESD Ratings

|         |                         |                                                                              | VALUE | UNIT |
|---------|-------------------------|------------------------------------------------------------------------------|-------|------|
|         | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>1</sup>              | ±2000 | V    |
| V (ESD) |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>2</sup> | ±1000 | v    |

over operating free-air temperature range (unless otherwise noted)

## 6.3 Recommended Operating Conditions

|                |                                                | MIN | NOM | MAX  | UNIT |
|----------------|------------------------------------------------|-----|-----|------|------|
| AVDD           | Analog supply voltage                          | 3   | 3.3 | 3.6  | V    |
| DVDD           | Digital supply voltage                         | 3   | 3.3 | 3.6  | V    |
|                | Output voltage compliance range <sup>(1)</sup> | -1  |     | 1.25 | V    |
|                | Clock input frequency                          |     |     | 275  | MHz  |
| T <sub>A</sub> | Operating free-air temperature                 | -40 |     | 85   | °C   |

 The lower limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, resulting in reduced reliability of the DAC5652 device. The upper limit of the output compliance is determined by the load resistors and full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity.

### 6.4 Thermal Resistance Characteristics

|                       |                                           | DAC5652    |      |
|-----------------------|-------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>             | TQFP (PFB) | UNIT |
|                       |                                           | 48-Pins    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance    | 65.3       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 16.4       | °C/W |

## 6.4 Thermal Resistance Characteristics (continued)

|                       |                                              | DAC5652    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | TQFP (PFB) | UNIT |
|                       |                                              | 48-Pins    |      |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 28.6       | °C/W |
| Ψ ЈТ                  | Junction-to-top characterization parameter   | 0.4        | °C/W |
| Ψ ЈВ                  | Junction-to-board characterization parameter | 28.4       | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

## **6.5 Electrical Characteristics**

over T<sub>A</sub>, AVDD = DVDD = 3.3 V, I<sub>OUTFS</sub> = 20 mA, independent gain set mode (unless otherwise noted)

| PARAMETER          |                                                  | TEST CONDITIONS                                 | MIN  | TYP   | MAX  | UNIT             |
|--------------------|--------------------------------------------------|-------------------------------------------------|------|-------|------|------------------|
| DC Spec            | ifications                                       |                                                 |      |       |      |                  |
|                    | Resolution                                       |                                                 | 10   |       |      | Bits             |
| DC Accu            | racy <sup>(1)</sup>                              | 1                                               |      |       | I    |                  |
| INL                | Integral nonlinearity                            |                                                 | -1   | ±0.25 | 1    | LSB              |
| DNL                | Differential nonlinearity                        | $-1 LSB = I_{OUTFS}/2^{10}, I_{MIN} to I_{MAX}$ | -0.5 | ±0.16 | 0.5  | LSB              |
| Analog C           | Dutput                                           |                                                 |      |       |      |                  |
|                    | Offset error                                     | Midscale value (internal reference)             |      | ±0.05 |      | %FSR             |
|                    | Offset mismatch                                  | Midscale value (internal reference)             |      | ±0.03 |      | %FSR             |
|                    | Gain error                                       | With internal reference                         |      | ±0.75 |      | %FSR             |
|                    | Minimum full-scale output current <sup>(2)</sup> |                                                 |      | 2     |      | mA               |
|                    | Maximum full-scale output current <sup>(2)</sup> |                                                 |      | 20    |      | mA               |
|                    | Gain mismatch                                    | With internal reference                         | -2   | 0.2   | 2    | %FSR             |
|                    | Output voltage compliance range <sup>(3)</sup>   |                                                 | -1   |       | 1.25 | V                |
| Ro                 | Output resistance                                |                                                 |      | 300   |      | kΩ               |
| Co                 | Output capacitance                               |                                                 |      | 5     |      | pF               |
| Referenc           | e Output                                         |                                                 |      |       |      |                  |
|                    | Reference voltage                                |                                                 | 1.14 | 1.2   | 1.26 | V                |
|                    | Reference output current <sup>(4)</sup>          |                                                 | L    | 100   |      | nA               |
| Referenc           | e Input                                          |                                                 |      |       |      |                  |
| V <sub>EXTIO</sub> | Input voltage                                    |                                                 | 0.1  |       | 1.25 | V                |
| RI                 | Input resistance                                 |                                                 |      | 1     |      | MΩ               |
|                    | Small signal bandwidth                           |                                                 |      | 300   |      | kHz              |
| CI                 | Input capacitance                                |                                                 |      | 100   |      | pF               |
| Temperat           | ture Coefficients                                |                                                 |      |       |      |                  |
|                    | Offset drift                                     |                                                 |      | 2     |      | ppm of<br>FSR/°C |
|                    | Coin drift                                       | With external reference                         |      | ±20   |      | ppm of<br>FSR/°C |
|                    | Gaill Unit                                       | With internal reference                         |      | ±40   |      | ppm of<br>FSR/°C |
|                    | Reference voltage drift                          |                                                 |      | ±20   |      | ppm/°C           |

Measured differentially through 50  $\Omega$  to AGND. (1)

(2)

Nominal full-scale current, I<sub>OUTFS</sub>, equals 32x the I<sub>BIAS</sub> current. The lower limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, (3) resulting in reduced reliability of the DAC5652 device. The upper limit of the output compliance is determined by the load resistors and full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity.

(4) Use an external buffer amplifier with high-impedance input to drive any external load.

#### **6.6 Electrical Characteristics**

over T<sub>A</sub>, AVDD = DVDD = 3.3 V,  $I_{OUTFS}$  = 20 mA,  $f_{DATA}$  = 200 MSPS,  $f_{OUT}$  = 1 MHz, independent gain set mode (unless otherwise noted)

|                   | PARAMETER                            | TEST CONDITIONS                                         | MIN  | TYP   | MAX | UNIT   |
|-------------------|--------------------------------------|---------------------------------------------------------|------|-------|-----|--------|
| Power Supply      |                                      | ·                                                       |      |       |     |        |
| AVDD              | Analog supply voltage                |                                                         | 3    | 3.3   | 3.6 | V      |
| DVDD              | Digital supply voltage               |                                                         | 3    | 3.3   | 3.6 | V      |
|                   |                                      | Including output current through load resistor          |      | 75    | 90  |        |
| IAVDD             | Supply current, analog               | Sleep mode with clock                                   |      | 2.5   |     | mA     |
|                   |                                      | Sleep mode without clock                                |      | 2.5   |     |        |
|                   |                                      |                                                         |      | 12    | 20  |        |
| I <sub>DVDD</sub> | Supply current, digital              | Sleep mode with clock                                   |      | 11.3  | 18  | mA     |
|                   |                                      | Sleep mode without clock                                |      | 0.6   |     |        |
|                   |                                      |                                                         |      | 290   | 360 |        |
|                   | Rewer dissipation                    | Sleep mode with clock                                   |      | 45.5  |     | m\\/   |
| Power dissipation | Fower dissipation                    | Sleep mode without clock                                |      | 9.2   |     | IIIVV  |
|                   |                                      | f <sub>DATA</sub> = 275 MSPS, f <sub>OUT</sub> = 20 MHz |      | 310   |     |        |
| APSRR             | Analog power supply rejection ratio  |                                                         | -0.2 | -0.01 | 0.2 | %FSR/V |
| DPSRR             | Digital power supply rejection ratio |                                                         | -0.2 | 0     | 0.2 | %FSR/V |
| T <sub>A</sub>    | Operating free-air temperature       |                                                         | -40  |       | 85  | °C     |



## 6.7 Electrical Characteristics, AC

AC specifications over T<sub>A</sub>, AVDD = DVDD = 3.3 V,  $I_{OUTFS}$  = 20 mA, independent gain set mode, differential 1:1 impedance ratio transformer coupled output, 50- $\Omega$  doubly terminated load (unless otherwise noted)

|                                  | PARAMETER                                                                                                                     | TEST CONDITIONS                                                                                                                    | MIN | TYP | MAX | UNIT   |  |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|--|
| Analog                           | Output                                                                                                                        |                                                                                                                                    |     |     |     |        |  |
| f <sub>clk</sub>                 | Maximum output update rate <sup>(1)</sup>                                                                                     |                                                                                                                                    | 275 |     |     | MSPS   |  |
| t <sub>s</sub>                   | Output settling time to 0.1% (DAC)                                                                                            | Mid-scale transition                                                                                                               |     | 20  |     | ns     |  |
| t <sub>r</sub>                   | Output rise time 10% to 90% (OUT)                                                                                             |                                                                                                                                    |     | 1.4 |     | ns     |  |
| t <sub>f</sub>                   | Output fall time 90% to 10%<br>(OUT)                                                                                          |                                                                                                                                    |     | 1.5 |     | ns     |  |
|                                  | Ortentania                                                                                                                    | I <sub>OUTFS</sub> = 20 mA                                                                                                         |     | 55  |     |        |  |
|                                  | Output noise                                                                                                                  | I <sub>OUTFS</sub> = 2 mA                                                                                                          |     | 30  |     | pA/√Hz |  |
| AC Line                          | arity                                                                                                                         |                                                                                                                                    |     |     |     |        |  |
|                                  |                                                                                                                               | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>f <sub>DATA</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, I <sub>OUTFS</sub> = 0 dB        |     | 79  |     |        |  |
|                                  |                                                                                                                               | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>f <sub>DATA</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, I <sub>OUTFS</sub> = -6 dB       |     | 78  |     |        |  |
| SFDR Spurious-free dynamic range | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>f <sub>DATA</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, I <sub>OUTFS</sub> = -12 dB |                                                                                                                                    | 73  |     |     |        |  |
|                                  | Spurious-free dynamic range                                                                                                   | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>$f_{DATA} = 100 \text{ MSPS}$ , $f_{OUT} = 5 \text{ MHz}$ , $I_{OUTFS} = 0 \text{ dB}$  |     | 80  |     | dRo    |  |
|                                  | Spunous-nee dynamic range                                                                                                     | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>$f_{DATA} = 100 \text{ MSPS}$ , $f_{OUT} = 20 \text{ MHz}$ , $I_{OUTFS} = 0 \text{ dB}$ |     | 76  |     |        |  |
|                                  |                                                                                                                               | 1st Nyquist zone, $T_{MIN}$ to $T_{MAX}$ ,<br>f <sub>DATA</sub> = 200 MSPS, f <sub>OUT</sub> = 20 MHz, I <sub>OUTFS</sub> = 0 dB   | 61  | 70  |     |        |  |
|                                  |                                                                                                                               | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>$f_{DATA} = 200 \text{ MSPS}$ , $f_{OUT} = 41 \text{ MHz}$ , $I_{OUTFS} = 0 \text{ dB}$ |     | 67  |     |        |  |
|                                  |                                                                                                                               | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>$f_{DATA} = 275 \text{ MSPS}$ , $f_{OUT} = 20 \text{ MHz}$                              |     | 70  |     |        |  |
| SND                              | Signal to point ratio                                                                                                         | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>$f_{DATA} = 100 \text{ MSPS}$ , $f_{OUT} = 5 \text{ MHz}$ , $I_{OUTFS} = 0 \text{ dB}$  |     | 63  |     | dB     |  |
| SINK                             | Signal-to-noise ratio                                                                                                         | 1st Nyquist zone, $T_A = 25^{\circ}C$ ,<br>$f_{DATA} = 160 \text{ MSPS}$ , $f_{OUT} = 20 \text{ MHz}$ , $I_{OUTFS} = 0 \text{ dB}$ |     | 62  |     | dB     |  |
|                                  | Third-order two-tone                                                                                                          | Each tone at –6 dBFS, $T_A$ = 25°C,<br>$f_{DATA}$ = 200 MSPS, $f_{OUT}$ = 45.4 MHz and 46.4 MHz                                    |     | 61  |     | dPo    |  |
|                                  | intermodulation                                                                                                               | Each tone at –6 dBFS, $T_A$ = 25°C,<br>$f_{DATA}$ = 100 MSPS, $f_{OUT}$ = 15.1 MHz and 16.1 MHz                                    |     | 78  |     | UDC    |  |
|                                  |                                                                                                                               | Each tone at –12 dBFS, T <sub>A</sub> = 25°C<br>f <sub>DATA</sub> = 100 MSPS, f <sub>OUT</sub> = 15.6, 15.8, 16.2, and<br>16.4 MHz |     | 76  |     |        |  |
| IMD Four-tone intermodulation    |                                                                                                                               | Each tone at –12 dBFS, T <sub>A</sub> = 25°C<br>f <sub>DATA</sub> = 165 MSPS, f <sub>OUT</sub> = 19.0, 19.1, 19.3, and<br>19.4 MHz |     | 55  |     | dBc    |  |
|                                  |                                                                                                                               | Each tone at –12 dBFS, $T_A$ = 25°C<br>f <sub>DATA</sub> = 165 MSPS, f <sub>OUT</sub> = 68.8, 69.6, 71.2, and 72.0 MHz             |     | 70  |     |        |  |
|                                  | Channel isolation                                                                                                             | T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 165 MSPS<br>f <sub>OUT</sub> (CH1) = 20 MHz, f <sub>OUT</sub> (CH2) = 21 MHz            |     | 90  |     | dBc    |  |

(1) Specified by design and bench characterization. Not production tested.



## 6.8 Electrical Characteristics, DC

Digital specifications over  $T_A$ , AVDD = DVDD = 3.3 V,  $I_{OUTFS}$  = 20 mA (unless otherwise noted)

|                       | PARAMETER                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------------|-----------------|-----|-----|-----|------|
| Digital Inpu          | ıt                                 |                 |     |     |     |      |
| V <sub>IH</sub>       | High-level input voltage           |                 | 2   |     | 3.3 | V    |
| VIL                   | Low-level input voltage            |                 | 0   |     | 0.8 | V    |
| I <sub>IH</sub>       | High-level input current           |                 |     | ±50 |     | μA   |
| I <sub>IL</sub>       | Low-level input current            |                 |     | ±10 |     | μA   |
| I <sub>IH(GSET)</sub> | High-level input current, GSET pin |                 |     | 7   |     | μA   |
| I <sub>IL(GSET)</sub> | Low-level input current, GSET pin  |                 |     | -80 |     | μA   |
| I <sub>IH(MODE)</sub> | High-level input current, MODE pin |                 |     | -30 |     | μA   |
| I <sub>IL(MODE)</sub> | Low-level input current, MODE pin  |                 |     | -80 |     | μA   |
| CI                    | Input capacitance                  |                 |     | 5   |     | pF   |

## 6.9 Switching Characteristics

Digital specifications over T<sub>A</sub>, AVDD = DVDD = 3.3 V, I<sub>OUTFS</sub> = 20 mA (unless otherwise noted)

|                  | PARAMETER                         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------|-----------------|-----|-----|-----|------|
| Timing - D       | Dual Bus Mode                     |                 |     |     |     |      |
| t <sub>su</sub>  | Input setup time                  |                 | 1   |     |     | ns   |
| t <sub>h</sub>   | Input hold time                   |                 | 1   |     |     | ns   |
| t <sub>LPH</sub> | Input clock pulse high time       |                 |     | 1   |     | ns   |
| t <sub>LAT</sub> | Clock latency (WRTA/B to outputs) |                 | 4   |     | 4   | clk  |
| t <sub>PD</sub>  | Propagation delay time            |                 |     | 1.5 |     | ns   |
| Timing - S       | Single Bus Interleaved Mode       |                 |     |     |     |      |
| t <sub>su</sub>  | Input setup time                  |                 |     | 0.5 |     | ns   |
| t <sub>h</sub>   | Input hold time                   |                 |     | 0.5 |     | ns   |
| t <sub>LAT</sub> | Clock latency (WRTA/B to outputs) |                 | 4   |     | 4   | clk  |
| t <sub>PD</sub>  | Propagation delay time            |                 |     | 1.5 |     | ns   |

## 6.10 Typical Characteristics







図 6-2. Differential Nonlinearity vs Input Code





DAC5652 JAJSJI1E – OCTOBER 2020 – REVISED JANUARY 2021









## 7 Parameter Measurement Information

## 7.1 Digital Inputs and Timing

#### 7.1.1 Digital Inputs

The data input ports of the DAC5652 accept a standard positive coding with data bits DA9 and DB9 being the most significant bits (MSB). The converter outputs support a clock rate of up to 275 MSPS. The best performance is typically achieved with a symmetric duty cycle for write and clock; however, the duty cycle may vary as long as the timing specifications are met. Similarly, the setup and hold times may be chosen within their specified limits.

All digital inputs of the DAC5652 are CMOS compatible.  $\boxtimes$  7-1 and  $\boxtimes$  7-2 show schematics of the equivalent CMOS digital inputs of the DAC5652. The pullup and pulldown circuitry is approximately equivalent to 100k $\Omega$ . The 10-bit digital data input follows the offset positive binary coding scheme. The DAC5652 is designed to operate with a digital supply (DVDD) of 3 V to 3.6 V.



図 7-1. CMOS/TTL Digital Equivalent Input With Internal Pulldown Resistor



図 7-2. CMOS/TTL Digital Equivalent Input With Internal Pullup Resistor



### 7.1.2 Input Interfaces

The DAC5652 features two operating modes selected by the MODE pin, as shown in  $\pm$  7-1.

- For dual-bus input mode, the device essentially consists of two separate DACs. Each DAC has its own separate data input bus, clock input, and data write signal (data latch-in).
- In single-bus interleaved mode, the data must be presented interleaved at the A-channel input bus. The Bchannel input bus is not used in this mode. The clock and write input are now shared by both DACs.

| 表 | 7-1. | Operating | Modes |
|---|------|-----------|-------|
|---|------|-----------|-------|

| MODE Pin  | MODE pin connected to DGND                                             | MODE pin connected to DVDD                |
|-----------|------------------------------------------------------------------------|-------------------------------------------|
| Bus input | Single-bus interleaved mode, clock and write input equal for both DACs | Dual-bus mode, DACs operate independently |

#### 7.1.3 Dual-Bus Data Interface and Timing

In dual-bus mode, the MODE pin is connected to DVDD. The two converter channels within the DAC5652 consist of two independent, 10-bit, parallel data ports. Each DAC channel is controlled by its own set of write (WRTA, WRTB) and clock (CLKA, CLKB) lines. The WRTA/B lines control the channel input latches and the CLKA/B lines control the DAC latches. The data is first loaded into the input latch by a rising edge of the WRTA/B line.

The internal data transfer requires a correct sequence of write and clock inputs, since essentially two clock domains having equal periods (but possibly different phases) are input to the DAC5652. This is defined by a minimum requirement of the time between the rising edge of the clock and the rising edge of the write inputs. This essentially implies that the rising edge of CLKA/B must occur at the same time or before the rising edge of the WRTA/B signal. A minimum delay of 2 ns must be maintained if the rising edge of the clock occurs after the rising edge of the write. Note that these conditions are satisfied when the clock and write inputs are connected externally. Note that all specifications were measured with the WRTA/B and CLKA/B lines connected together.







#### 7.1.4 Single-Bus Interleaved Data Interface and Timing

In single-bus interleaved mode, the MODE pin is connected to DGND. Z 7-4 shows the timing diagram. In interleaved mode, the A- and B-channels share the write input (WRTIQ) and update clock (CLKIQ and internal CLKDACIQ). Multiplexing logic directs the input word at the A-channel input bus to either the A-channel input latch (SELECTIQ is high) or to the B-channel input latch (SELECTIQ is low). When SELECTIQ is high, the data value in the B-channel latch is retained by presenting the latch output data to its input again. When SELECTIQ is low, the data value in the A-channel latch is retained by presenting the latch output data to its input.

In interleaved mode, the A-channel input data rate is twice the update rate of the DAC core. As in dual-bus mode, it is important to maintain a correct sequence of write and clock inputs. The edge-triggered flip-flops latch the A- and B-channel input words on the rising edge of the write input (WRTIQ). This data is presented to the A- and B-DAC latches on the following falling edge of the write inputs. The DAC5652 clock input is divided by a factor of two before it is presented to the DAC latches.

Correct pairing of the A- and B-channel data is done by RESETIQ. In interleaved mode, the clock input CLKIQ is divided by two, which would translate to a non-deterministic relation between the rising edges of the CLKIQ and CLKDACIQ. RESETIQ ensures, however, that the correct position of the rising edge of CLKDACIQ with respect to the data at the input of the DAC latch is determined. CLKDACIQ is disabled (low) when RESETIQ is high.



☑ 7-4. Single-Bus Interleaved Mode Operation



## 8 Detailed Description

## 8.1 Overview

The architecture of the DAC5652 uses a current steering technique to enable fast switching and high update rate. The core element within the monolithic DAC is an array of segmented current sources that are designed to deliver a full-scale output current of up to 20 mA. An internal decoder addresses the differential current switches each time the DAC is updated and a corresponding output current is formed by steering all currents to either output summing node, IOUT1 or IOUT2. The complementary outputs deliver a differential output signal, which improves the dynamic performance through reduction of even-order harmonics, common-mode signals (noise), and double the peak-to-peak output signal swing by a factor of two, as compared to single-ended operation.

The segmented architecture results in a significant reduction of the glitch energy and improves the dynamic performance (SFDR) and DNL. The current outputs maintain a very high output impedance of greater than 300 k $\Omega$ .

When pin 42 (GSET) is high (simultaneous gain set mode), the full-scale output current for both DACs is determined by the ratio of the internal reference voltage (1.2 V) and an external resistor ( $R_{SET}$ ) connected to BIASJ\_A. When GSET is low (independent gain set mode), the full-scale output current for each DAC is determined by the ratio of the internal reference voltage (1.2 V) and separate external resistors ( $R_{SET}$ ) connected to BIASJ\_A and BIASJ\_B. The resulting  $I_{REF}$  is internally multiplied by a factor of 32 to produce an effective DAC output current that can range from 2 mA to 20 mA, depending on the value of  $R_{SET}$ .

The DAC5652 is split into a digital and an analog portion, each of which is powered through its own supply pin. The digital section includes edge-triggered input latches and the decoder logic, while the analog section comprises both the current source array with its associated switches, and the reference circuitry.

## 8.2 Functional Block Diagram





## 8.3 Feature Description

### 8.3.1 DAC Transfer Function

Each of the DACs in the DAC5652 has a set of complementary current outputs,  $I_{OUT1}$  and  $I_{OUT2}$ . The full-scale output current,  $I_{OUTFS}$ , is the summation of the two complementary output currents:

$$^{I}OUTFS = ^{I}OUT1 + ^{I}OUT2$$
(1)

The individual output currents depend on the DAC code and can be expressed as:

$$I_{OUT1} = I_{OUTFS} \times \left(\frac{\text{Code}}{1024}\right)$$
 (2)

$$I_{OUT2} = I_{OUTFS} \times \left(\frac{1023 - \text{Code}}{1024}\right)$$
(3)

where Code is the decimal representation of the DAC data input word. Additionally,  $I_{OUTFS}$  is a function of the reference current  $I_{REF}$ , which is determined by the reference voltage and the external setting resistor ( $R_{SET}$ ).

$$I_{OUTFS} = 32 \times I_{REF} = 32 \times \frac{V_{REF}}{R_{SET}}$$
(4)

In most cases, the complementary outputs drive resistive loads or a terminated transformer. A signal voltage develops at each output according to:

$$V_{OUT1} = I_{OUT1} \times R_{LOAD}$$
(5)

$$V_{OUT2} = I_{OUT2} \times R_{LOAD}$$
(6)

The value of the load resistance is limited by the output compliance specification of the DAC5652. To maintain specified linearity performance, the voltage for  $I_{OUT1}$  and  $I_{OUT2}$  must not exceed the maximum allowable compliance range.

The total differential output voltage is:

$$V_{\text{OUTDIFF}} = V_{\text{OUT1}} - V_{\text{OUT2}}$$
(7)

$$V_{OUTDIFF} = \frac{(2 \times Code - 1023)}{1024} \times I_{OUTFS} \times R_{LOAD}$$
(8)



## 8.3.2 Analog Outputs

The DAC5652 provides two complementary current outputs,  $I_{OUT1}$  and  $I_{OUT2}$ . The simplified circuit of the analog output stage representing the differential topology is shown in  $\boxtimes$  8-1. The output impedance of  $I_{OUT1}$  and  $I_{OUT2}$  results from the parallel combination of the differential switches, along with the current sources and associated parasitic capacitances.



### **8-1.** Analog Outputs

The signal voltage swing that may develop at the two outputs,  $I_{OUT1}$  and  $I_{OUT2}$ , is limited by a negative and positive compliance. The negative limit of -1 V is given by the breakdown voltage of the CMOS process and exceeding it compromises the reliability of the DAC5652 (or even causes permanent damage). With the full-scale output set to 20 mA, the positive compliance equals 1.2 V. Note that the compliance range decreases to about

1 V for a selected output current of  $I_{OUTFS}$  = 2 mA. Care must be taken that the configuration of DAC5652 does not exceed the compliance range to avoid degradation of the distortion performance and integral linearity.

Best distortion performance is typically achieved with the maximum full-scale output signal limited to approximately 0.5 V<sub>PP</sub>. This is the case for a 50- $\Omega$  doubly-terminated load and a 20-mA full-scale output current. A variety of loads can be adapted to the output of the DAC5652 by selecting a suitable transformer while maintaining optimum voltage levels at I<sub>OUT1</sub> and I<sub>OUT2</sub>. Furthermore, using the differential output configuration in combination with a transformer is instrumental for achieving excellent distortion performance. Common-mode errors, such as even-order harmonics or noise, can be substantially reduced. This is particularly the case with high output frequencies.

For those applications requiring the optimum distortion and noise performance, it is recommended to select a full-scale output of 20 mA. A lower full-scale range of 2 mA may be considered for applications that require low power consumption, but can tolerate a slight reduction in performance level.

### 8.3.3 Output Configurations

The current outputs of the DAC5652 allow for a variety of configurations. As mentioned previously, utilizing the converter's differential outputs yield the best dynamic performance. Such a differential output circuit may consist of an RF transformer or a differential amplifier configuration. The transformer configuration is ideal for most applications with ac coupling, while op amps are suitable for a dc-coupled configuration.

The single-ended configuration may be considered for applications requiring a unipolar output voltage. Connecting a resistor from either one of the outputs to ground converts the output current into a ground-referenced voltage signal. To improve on the dc linearity by maintaining a virtual ground, an I-to-V or op-amp configuration may be considered.



#### 8.3.4 Differential With Transformer

Using an RF transformer provides a convenient way of converting the differential output signal into a singleended signal while achieving excellent dynamic performance. The appropriate transformer must be carefully selected based on the output frequency spectrum and impedance requirements.

The differential transformer configuration has the benefit of significantly reducing common-mode signals, thus improving the dynamic performance over a wide range of frequencies. Furthermore, by selecting a suitable impedance ratio (winding ratio) the transformer can provide optimum impedance matching while controlling the compliance voltage for the converter outputs.

 $\boxtimes$  8-2 and  $\boxtimes$  8-3 show 50-Ω doubly-terminated transformer configurations with 1:1 and 4:1 impedance ratios, respectively. Note that the center tap of the primary input of the transformer has to be grounded to enable a dc-current flow. Applying a 20-mA full-scale output current would lead to a 0.5-V<sub>PP</sub> output for a 1:1 transformer and a 1-V<sub>PP</sub> output for a 4:1 transformer. In general, the 1:1 transformer configuration will have slightly better output distortion, but the 4:1 transformer will have 6 dB higher output power.



#### 図 8-2. Driving a Doubly-Terminated 50-Ω Cable Using a 1:1 Impedance Ratio Transformer





#### 8.3.5 Single-Ended Configuration

 $\boxtimes$  8-4 shows the single-ended output configuration, where the output current I<sub>OUT1</sub> flows into an equivalent load resistance of 25 Ω. Node IOUT2 must be connected to AGND or terminated with a resistor of 25 Ω to AGND. The nominal resistor load of 25 Ω gives a differential output swing of 1 V<sub>PP</sub> when applying a 20-mA full-scale output current.





### 図 8-4. Driving a Doubly-Terminated 50-Ω Cable Using a Single-Ended Output

## 8.3.6 Reference Operation

### 8.3.6.1 Internal Reference

The DAC5652 has an on-chip reference circuit which comprises a 1.2-V bandgap reference and two control amplifiers, one for each DAC. The full-scale output current,  $I_{OUTFS}$ , of the DAC5652 is determined by the reference voltage,  $V_{REF}$ , and the value of resistor  $R_{SET}$ .  $I_{OUTFS}$  can be calculated by:

$$I_{OUTFS} = 32 \times I_{REF} = 32 \times \frac{V_{REF}}{R_{SET}}$$
(9)

The reference control amplifier operates as a V-to-I converter producing a reference current,  $I_{REF}$ , which is determined by the ratio of  $V_{REF}$  and  $R_{SET}$  (see  $\neq$  9). The full-scale output current,  $I_{OUTFS}$ , results from multiplying  $I_{REF}$  by a fixed factor of 32.

Using the internal reference, a 2-k $\Omega$  resistor value results in a full-scale output of approximately 20 mA. Resistors with a tolerance of 1% or better should be considered. Selecting higher values, the output current can be adjusted from 20 mA down to 2 mA. Operating the DAC5652 at lower than 20-mA output currents may be desirable for reasons of reducing the total power consumption, improving the distortion performance, or observing the output compliance voltage limitations for a given load condition.

It is recommended to bypass the EXTIO pin with a ceramic chip capacitor of 0.1 µF or more. The control amplifier is internally compensated and its small signal bandwidth is approximately 300 kHz.

#### 8.3.6.2 External Reference

The internal reference can be disabled by simply applying an external reference voltage into the EXTIO pin, which in this case functions as an input. The use of an external reference may be considered for applications that require higher accuracy and drift performance or to add the ability of dynamic gain control.

While a  $0.1-\mu$ F capacitor is recommended to be used with the internal reference, it is optional for the external reference operation. The reference input, EXTIO, has a high input impedance (1 M $\Omega$ ) and can easily be driven by various sources. Note that the voltage range of the external reference must stay within the compliance range of the reference input.

### 8.3.7 Gain Setting Option

The full-scale output current on the DAC5652 can be set two ways: either for each of the two DAC channels independently or for both channels simultaneously. For the independent gain set mode, the GSET pin (pin 42) must be low (that is, connected to AGND). In this mode, two external resistors are required — one  $R_{SET}$  connected to the BIASJ\_A pin (pin 44) and the other to the BIASJ\_B pin (pin 41). In this configuration, the user has the flexibility to set and adjust the full-scale output current for each DAC independently, allowing for the compensation of possible gain mismatches elsewhere within the transmit signal path.



Alternatively, bringing the GSET pin high (that is, connected to AVDD), the DAC5652 switches into the simultaneous gain set mode. Now the full-scale output current of both DAC channels is determined by only one external  $R_{SET}$  resistor connected to the BIASJ\_A pin. The resistor at the BIASJ\_B pin may be removed; however, this is not required since this pin is not functional in this mode and the resistor has no effect on the gain equation.

### 8.4 Device Functional Modes

### 8.4.1 Sleep Mode

The DAC5652 features a power-down function which can reduce the total supply current to approximately 3.1 mA over the specified supply range if no clock is present. Applying a logic high to the SLEEP pin initiates the power-down mode, while a logic low enables normal operation. When left unconnected, an internal active pulldown circuit enables the normal operation of the converter.



## **9** Application Information Disclaimer

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要がありま す。

## 9.1 Application Informmation

The lower limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, resulting in reduced reliability of the DAC5652 device. The upper limit of the output compliance is determined by the load resistors and full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity.

### 9.2 Typical Application

A typical application for the DAC5652 is a dual- or single-carrier transmitter. The DAC is provided with some input digital baseband signal, and outputs an analog carrier. A design example for a single-carrier transmitter is described in this section.



図 9-1. Single-Carrier Transmitter

#### 9.2.1 Design Requirements

The requirements for this design are to generate a single WCDMA signal at an intermediate frequency of 30.72 MHz. The ACLR needs to be better than 72 dBc.

| FEATURE            | SPECIFICATION |
|--------------------|---------------|
| Number of carriers | 1             |
| AVDD and DVDD      | 3.3 V         |
| Clock rate         | 122.88 MSPS   |

表 9-1. Design Parameters

#### 表 9-1. Design Parameters (continued)

| FEATURE    | SPECIFICATION              |
|------------|----------------------------|
| Input data | WCDMA with IF at 30.72 MHz |
| ACPR       | > 72 dB                    |

#### 9.2.2 Detailed Design Procedure

The single WCDMA carrier signal with an intermediate frequency (IF) of 30.72 MHz must be created in the digital processor at a sample rate of 122.88 MSPS for the DAC. These 10-bit samples are placed on the 10-bit CMOS input port of the DAC.

A CMOS DAC clock must be generated from a clock source at 122.88 MHz. This clock must be provided to the CLK pin of the DAC. The IOUTA and IOUTB differential connections must be connected to a transformer in order to provide a single-ended output. A typical 1:1 impedance transformer is used on the device EVM. The DAC5672A evaluation module (EVM) provides a good reference for this design example.

#### 9.2.3 Application Performance Plots

This spectrum analyzer plot shows the adjacent channel power ratio (ACPR) for the transformeroutput, singlecarrier signal with an intermediate frequency of 30.72 MHz. The results meet the system requirements for a minimum of 72 dBc ACPR.



### **2** 9-2. ACPR Performance



## **10 Power Supply Recommendations**

Power the device with the nominal supply voltages as indicated in the Recommended Operating Conditions.

In most instances, the best performance is achieved with LDO supplies. However, the supplies may be driven with direct outputs from a DC/DC switcher, as long as the noise performance of the switcher is acceptable.

For best performance:

- Use at least two power layers.
- Avoid placing digital supplies and clean supplies on adjacent board layers.
- Use a ground layer between noisy and clean supplies, if possible.
- Decouple all supply pins as close to the pins as possible, using small-value capacitors, with larger, bulk capacitors placed further away.



## 11 Layout

## **11.1 Layout Guidelines**

Use the DAC5652EVM layout as reference to obtain the best performance. A sample layout is shown in the Figure 12-1 through Figure 12-4. Some important layout recommendations are:

- 1. Use a single ground plane. Keep the digital and analog signals on distinct separate sections of the board. This may be virtually divided down the middle of the device package when doing placement and layout.
- 2. Keep the analog outputs as far away from the switching clocks and digital signals as possible. This keeps coupling from the digital circuits to the analog outputs to a minimum.
- 3. Keep decoupling capacitors close to the power pins of the device.

## 11.2 Layout Example

 $\boxtimes$  11-1 through  $\boxtimes$  11-4 show the layout examples.



Digital Signal

図 11-1. Top Layer (Layer 1)





図 11-2. Single Ground Plane (Layer 2)





Digital Power Plane

Analog Power Plane

☑ 11-3. Power Plane (Layer 3)



Decoupling Capacitors



図 11-4. Bottom Layer (Layer 4)



## **12 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

## 12.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 12.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 12.4 Trademarks

#### TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 12.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 12.6 用語集

TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DAC5652IPFB      | ACTIVE        | TQFP         | PFB                | 48   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | DAC56521                | Samples |
| DAC5652IPFBR     | ACTIVE        | TQFP         | PFB                | 48   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | DAC56521                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal | *All | dimensions | are | nominal |
|----------------------------|------|------------|-----|---------|
|----------------------------|------|------------|-----|---------|

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC5652IPFBR | TQFP            | PFB                | 48   | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC5652IPFBR | TQFP         | PFB             | 48   | 1000 | 367.0       | 367.0      | 38.0        |

## Texas Instruments

www.ti.com

## TRAY

5-Jan-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device      | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DAC5652IPFB | PFB             | TQFP            | 48   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.5       | 11.25      |

# **PFB0048A**



# **PACKAGE OUTLINE**

## TQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC registration MS-026.



# **PFB0048A**

# **EXAMPLE BOARD LAYOUT**

## TQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **PFB0048A**

# **EXAMPLE STENCIL DESIGN**

## TQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated