

www.ti.com

SNLS331B - MAY 2010 - REVISED APRIL 2013

# DS92LV0411 / DS92LV0412 5 - 50 MHz Channel Link II Serializer/Deserializer with LVDS Parallel Interface

Check for Samples: DS92LV0411, DS92LV0412

# **FEATURES**

- 5-Channel (4 data + 1 clock) Channel Link LVDS Parallel Interface Supports 24-bit Data 3-bit Control at 5 - 50 MHz
- AC Coupled STP Interconnect up to 10 Meters • in Length
- **Integrated Serial CML Terminations** •
- **AT-SPEED BIST Mode and Status Pin**
- **Optional I2C Compatible Serial Control Bus**
- **Power Down Mode Minimizes Power** Dissipation
- 1.8V or 3.3V Compatible Control Pin Interface
- >8 kV ESD (HBM) Protection
- -40° to +85°C Temperature Range SERIALIZER - DS92LV0411
- Data Scrambler for Reduced EMI
- **DC–Balance Encoder for AC Coupling**
- Selectable Output VOD and Adjustable De-Emphasis
  - DESERIALIZER DS92LV0412
- Random Data Lock; No Reference Clock Required
- Adjustable Input Receiver Equalization •
- **EMI Minimization on Output Parallel Bus** (Spread Spectrum Clock Generation and LVDS) VOD Select)

# APPLICATIONS

- **Embedded Video and Display**
- Machine Vision, Industrial Imaging, Medical Imaging
- Office Automation Printers, Scanners, Copiers
- Security and Video Surveillance
- General purpose data communication

# DESCRIPTION

The DS92LV0411 (serializer) and DS92LV0412 (deserializer) chipset translates a Channel Link LVDS video interface (4 LVDS Data + LVDS Clock) into a high-speed serialized interface over a single CML pair.

The DS92LV0411/DS92LV0412 enables applications that currently use the popular Channel Link or Channel Link style devices to seamlessly upgrade to an embedded clock interface to reduce interconnect cost or ease design challenges. The parallel LVDS interface also reduces FPGA I/O pins, board trace count and alleviates EMI issues, when compared to traditional single-ended wide bus interfaces.

Programmable transmit de-emphasis, receive equalization, on-chip scrambling and DC balancing enables longer distance transmission over lossy backplanes. cables and The Deserializer automatically locks to incoming data without an external reference clock or special sync patterns, providing easy "plug-and-go" operation.

The DS92LV0411 DS92LV0412 and are programmable though an I2C interface as well as by pins. A built-in AT-SPEED BIST feature validates link integrity and may be used for system diagnostics.

The DS92LV0411 and DS92LV0412 can be used DS92LV2411 interchangeably with the or DS92LV2412. This allows designers the flexibility to connect to the host device and receiving devices with different interface types, LVDS or LVCMOS.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



SNLS331B-MAY 2010-REVISED APRIL 2013

www.ti.com

### **Applications Diagram**





# **Block Diagrams**

www.ti.com



Texas Instruments

www.ti.com

SNLS331B-MAY 2010-REVISED APRIL 2013

# DS92LV0411 Pin Diagram



Figure 1. DS92LV0411 — Top View

Copyright © 2010–2013, Texas Instruments Incorporated

SNLS331B - MAY 2010 - REVISED APRIL 2013

| iı       | Texas       |
|----------|-------------|
| <u> </u> | IEAAS       |
|          | INSTRUMENTS |

### Table 1. DS92LV0411 PIN DESCRIPTIONS

| Pin Name      | Pin #                              | I/O, Type                 | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Channel Link  | Parallel Input                     |                           | •                                                                                                                                                                                                                                                                                                                                                                                                   |
| RxIN[3:0]+    | 2, 33, 31,<br>29                   | I, LVDS                   | True LVDS Data Input These inputs require an external 100 $\Omega$ differential termination for standard LVDS levels.                                                                                                                                                                                                                                                                               |
| RxIN[3:0]-    | 1, 34, 32,<br>30, 28               | I, LVDS                   | Inverting LVDS Data Input These inputs require an external 100 $\Omega$ differential termination for standard LVDS levels.                                                                                                                                                                                                                                                                          |
| RxCLKIN+      | 35                                 | I, LVDS                   | True LVDS Clock Input These inputs require an external 100 $\Omega$ differential termination for standard LVDS levels.                                                                                                                                                                                                                                                                              |
| RxCLKIN-      | 34                                 | I, LVDS                   | Inverting LVDS Clock Input These inputs require an external 100 $\Omega$ differential termination for standard LVDS levels.                                                                                                                                                                                                                                                                         |
| Control and C | Configuration                      |                           |                                                                                                                                                                                                                                                                                                                                                                                                     |
| PDB           | 23                                 | I, LVCMOS<br>w/ pull-down | Power-down Mode Input<br>PDB = 1, Device is enabled (normal operation).<br>Refer to POWER UP REQUIREMENTS AND PDB PIN in the Applications Information<br>Section.<br>PDB = 0, Device is powered down<br>When the Device is in the power-down state, the driver outputs (DOUT+/-) are both logic high,<br>the PLL is shutdown, IDD is minimized. Control Registers are <b>RESET</b> .                |
| VODSEL        | 20                                 | I, LVCMOS<br>w/ pull-down | Differential Driver Output Voltage Select — Pin or Register Control<br>VODSEL = 1, LVDS VOD is ±450 mV, 900 mVp-p (typ) — Long Cable / De-E Applications<br>VODSEL = 0, LVDS VOD is ±300 mV, 600 mVp-p (typ)                                                                                                                                                                                        |
| De-Emph       | 19                                 | I, Analog<br>w/ pull-up   | De-Emphasis Control — Pin or Register Control<br>De-Emph = open (float) - disabled<br>To enable De-emphasis, tie a resistor from this pin to GND or control via register.<br>(See Table 5)                                                                                                                                                                                                          |
| MAPSEL        | 26                                 | I, LVCMOS<br>w/ pull-down | Channel Link Map Select — Pin or Register Control<br>MAPSEL = 1, MSB on RxIN3+/ (SeeFigure 23)<br>MAPSEL = 0, LSB on RxIN3+/ (See Figure 22)                                                                                                                                                                                                                                                        |
| CONFIG[1:0]   | 10, 9                              | I, LVCMOS<br>w/ pull-down | Operating Modes<br>Determines the device operating mode and interfacing device. (See Table 2)<br>CONFIG[1:0] = 00: Interfacing to DS92LV2412 or DS92LV0412, Control Signal Filter<br>DISABLED<br>CONFIG[1:0] = 01: Interfacing to DS92LV2412 or DS92LV0412, Control Signal Filter<br>ENABLED<br>CONFIG [1:0] = 10: Interfacing to DS90UR124, DS99R124<br>CONFIG [1:0] = 11: Interfacing to DS90C124 |
| ID[x]         | 4                                  | I, Analog                 | Serial Control Bus Device ID Address Select — Optional Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. (See Table 11)                                                                                                                                                                                                                                                                    |
| SCL           | 6                                  | I, LVCMOS                 | Serial Control Bus Clock Input - Optional<br>SCL requires an external pull-up resistor to 3.3V                                                                                                                                                                                                                                                                                                      |
| SDA           | 7                                  | I/O, LVCMOS<br>Open Drain | Serial Control Bus Data Input / Output - Optional<br>SDA requires an external pull-up resistor to 3.3V                                                                                                                                                                                                                                                                                              |
| BISTEN        | 21                                 | I, LVCMOS<br>w/ pull-down | BIST Mode — Optional<br>BISTEN = 1, BIST is enabled<br>BISTEN = 0, BIST is disabled                                                                                                                                                                                                                                                                                                                 |
| RES[7:0]      | 25, 3, 36,<br>27, 18, 13,<br>12, 8 | I, LVCMOS<br>w/ pull-down | Reserved - tie LOW                                                                                                                                                                                                                                                                                                                                                                                  |
| Channel Link  | II Serial Inter                    | face                      |                                                                                                                                                                                                                                                                                                                                                                                                     |
| DOUT+         | 16                                 | O, CML                    | True Output.<br>The output must be AC Coupled with a 0.1 μF capacitor.                                                                                                                                                                                                                                                                                                                              |
| DOUT-         | 15                                 | O, CML                    | Inverting Output. The output must be AC Coupled with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                                                       |

TEXAS INSTRUMENTS

www.ti.com

#### SNLS331B-MAY 2010-REVISED APRIL 2013

| Pin Name    | Pin #                | I/O, Type | Description                                                                                                                                                  |
|-------------|----------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power and G | round <sup>(1)</sup> |           |                                                                                                                                                              |
| VDDL        | 5                    | Power     | Logic Power, 1.8 V ±5%                                                                                                                                       |
| VDDP        | 11                   | Power     | PLL Power, 1.8 V ±5%                                                                                                                                         |
| VDDHS       | 14                   | Power     | TX High Speed Logic Power, 1.8 V ±5%                                                                                                                         |
| VDDTX       | 17                   | Power     | Output Driver Power, 1.8 V ±5%                                                                                                                               |
| VDDRX       | 24                   | Power     | RX Power, 1.8 V ±5%                                                                                                                                          |
| VDDIO       | 22                   | Power     | LVCMOS I/O Power and Channel Link I/O Power 1.8 V ±5% OR 3.3 V ±10%                                                                                          |
| GND         | DAP                  | Ground    | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. <b>Connect to the ground plane</b> (GND) with at least 9 vias. |

(1) 1= HIGH, 0 = LOW. The VDD (V<sub>DDn</sub> and V<sub>DDIO</sub>) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage.

# DS92LV0412 Pin Diagram



Figure 2. DS92LV0412 — Top View

6



| <b>U</b> | TEXAS       |  |
|----------|-------------|--|
|          | INSTRUMENTS |  |

|                 | 1                  | 1                                  | DS92LV0412 PIN DESCRIPTIONS                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|--------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name        | Pin #              | I/O, Type                          | Description                                                                                                                                                                                                                                                                                                                                                                                        |
| Channel Li      | nk II Serial Inter | face                               |                                                                                                                                                                                                                                                                                                                                                                                                    |
| RIN+            | 40                 | I, CML                             | True Input. The output must be AC Coupled with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                                                            |
| RIN-            | 41                 | I, CML                             | Inverting Input. The output must be AC Coupled with a 0.1 $\mu\text{F}$ capacitor.                                                                                                                                                                                                                                                                                                                 |
| CMF             | 42                 | I, Analog                          | Common Mode Filter VCM center tap is a virtual ground which can be AC-coupled to ground to increase receiver common mode noise immunity. Recommended value is $4.7\mu$ F or higher.                                                                                                                                                                                                                |
| Channel Li      | nk Parallel Outp   | ut Interface                       |                                                                                                                                                                                                                                                                                                                                                                                                    |
| RxIN[3:0]+      | 15, 19, 21, 23     | O, LVDS                            | True LVDS Data Output                                                                                                                                                                                                                                                                                                                                                                              |
| RxIN[3:0]-      | 16, 20, 22, 24     | O, LVDS                            | Inverting LVDS Data Output                                                                                                                                                                                                                                                                                                                                                                         |
| RxCLKIN+        | 17                 | O, LVDS                            | True LVDS Clock Output                                                                                                                                                                                                                                                                                                                                                                             |
| RxCLKIN-        | 18                 | O, LVDS                            | Inverting LVDS Clock Output                                                                                                                                                                                                                                                                                                                                                                        |
| LVCMOS C        | utputs             | ŀ                                  |                                                                                                                                                                                                                                                                                                                                                                                                    |
| LOCK            | 27                 | O, LVCMOS                          | LOCK Status Output<br>LOCK = 1, PLL is locked, output stated determined by OEN.<br>LOCK = 0, PLL is unlocked, output states determined by OSS_SEL and OEN.<br>(See Table 6)                                                                                                                                                                                                                        |
| Control and     | d Configuration    |                                    |                                                                                                                                                                                                                                                                                                                                                                                                    |
| PDB             | 1                  | I, LVCMOS<br>w/ pull-down          | Power-down Mode Input<br>PDB = 1, Device is enabled (normal operation).<br>PDB = 0, Device is powered down and the outputs are Tri-State<br>Control Registers are <b>RESET</b> .                                                                                                                                                                                                                   |
| VODSEL          | 33                 | I, LVCMOS<br>w/ pull-down          | Parallel LVDS Driver Output Voltage Select — Pin or Register Control<br>VODSEL = 1, LVDS VOD is ±400 mV, 800 mVp-p (typ) — Long Cable / De-E Applications<br>VODSEL = 0, LVDS VOD is ±250 mV, 500 mVp-p (typ)                                                                                                                                                                                      |
| OEN             | 30                 | I, LVCMOS<br>w/ pull-down          | Output Enable.<br>(See Table 6)                                                                                                                                                                                                                                                                                                                                                                    |
| OSS_SEL         | 35                 | I, LVCMOS<br>w/ pull-down          | Output Sleep State Select Input.<br>(See Table 6)                                                                                                                                                                                                                                                                                                                                                  |
| LFMODE          | 36                 | I, LVCMOS<br>w/ pull-down          | SSCG Low Frequency Mode — Pin or Register Control<br>LF_MODE = 1, low frequency mode (TxCLKOUT = 10–20 MHz)<br>LF_MODE = 0, high frequency mode (TxCLKOUT = 20–65 MHz)<br>SSCG not avaialble above 65 MHz.                                                                                                                                                                                         |
| MAPSEL          | 34                 | I, LVCMOS<br>w/ pull-down          | Channel Link Map Select — Pin or Register Control<br>MAPSEL = 1, MSB on TxOUT3+/ (See Figure 23)<br>MAPSEL = 0, LSB on TxOUT3+/ (See Figure 22)                                                                                                                                                                                                                                                    |
| CONFIG[1<br>:0] | 11, 10             | I, LVCMOS<br>w/ pull-down          | Operating Modes<br>Determine the device operating mode and interfacing device. (See Table 2)<br>CONFIG[1:0] = 00: Interfacing to DS92LV2411 or DS92LV0411, Control Signal Filter<br>DISABLED<br>CONFIG[1:0] = 01: Interfacing to DS92LV2411 or DS92LV0411, Control Signal Filter<br>ENABLED<br>CONFIG [1:0] = 10: Interfacing to DS90UR241, DS99R421<br>CONFIG [1:0] = 11: Interfacing to DS90C241 |
| SSC[2:0]        | 7, 2, 3            | I, LVCMOS<br>w/ pull-down          | Spread Spectrum Clock Generation (SSCG) Range Select<br>(See Table 9 and Table 10)                                                                                                                                                                                                                                                                                                                 |
| RES             | 37                 | I, LVCMOS<br>w/ pull-down          | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |
| Control and     | d Configuration    | - STRAP PIN                        |                                                                                                                                                                                                                                                                                                                                                                                                    |
| EQ              | 28 [PASS]          | STRAP<br>I, LVCMOS<br>w/ pull-down | EQ Gain Control of Channel Link II Serial Input<br>EQ = 1, EQ gain is enabled (~13 dB)<br>EQ = 0, EQ gain is disabled (~ 1.625 dB)                                                                                                                                                                                                                                                                 |

www.ti.com

#### Copyright © 2010–2013, Texas Instruments Incorporated

7



#### SNLS331B-MAY 2010-REVISED APRIL 2013

### DS92LV0412 PIN DESCRIPTIONS (continued)

| Pin Name   | Pin #                            | I/O, Type                 | Description                                                                                                                                                      |
|------------|----------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Optional B | IST Mode                         |                           |                                                                                                                                                                  |
| BISTEN     | 29                               | I, LVCMOS<br>w/ pull-down | BIST Mode — Optional<br>BISTEN = 1, BIST is enabled<br>BISTEN = 0, BIST is disabled                                                                              |
| PASS       | 28                               | O, LVCMOS                 | PASS Output (BIST Mode) — Optional<br>PASS =1, no errors detected<br>PASS = 0, errors detected<br>Leave open if unused. Route to a test point (pad) recommended. |
| Optional S | erial Bus Contro                 | ol .                      |                                                                                                                                                                  |
| ID[x]      | 12                               | I, Analog                 | Serial Control Bus Device ID Address Select — Optional Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. (See Table 11)                                 |
| SCL        | 5                                | I, LVCMOS<br>Open Drain   | Serial Control Bus Clock Input - Optional<br>SCL requires an external pull-up resistor to 3.3V.                                                                  |
| SDA        | 4                                | I/O, LVCMOS<br>Open Drain | Serial Control Bus Data Input / Output - Optional<br>SDA requires an external pull-up resistor 3.3V.                                                             |
| Power and  | Ground <sup>(1)</sup>            |                           |                                                                                                                                                                  |
| VDDL       | 6, 31                            | Power                     | Logic Power, 1.8 V ±5%                                                                                                                                           |
| VDDA       | 38, 43                           | Power                     | Analog Power, 1.8 V ±5%                                                                                                                                          |
| VDDP       | 8                                | Power                     | PLL Power, 1.8 V ±5%                                                                                                                                             |
| VDDSC      | 46, 47                           | Power                     | SSC Generator Power, 1.8 V $\pm$ 5%. Power must be connected to these pins regardless if the SSCG feature is used or not.                                        |
| VDDTX      | 13                               | Power                     | Channel Link LVDS Parallel Output Power, 3.3 V ±10%                                                                                                              |
| VDDIO      | 25                               | Power                     | LVCMOS I/O Power and Channel Link I/O Power 1.8 V ±5% OR 3.3 V ±10%                                                                                              |
| GND        | 9, 14, 26, 32,<br>39, 44, 45, 48 | Ground                    | Ground                                                                                                                                                           |
| DAP        | DAP                              | Ground                    | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. <b>Connect to the ground plane</b> (GND) with at least 9 vias.     |

(1) 1= HIGH, 0 = LOW. The VDD ( $V_{DDn}$  and  $V_{DDIO}$ ) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage.

8

Copyright © 2010–2013, Texas Instruments Incorporated



www.ti.com

SNLS331B-MAY 2010-REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage – V <sub>DDn</sub> (1.8V)                                                            | -0.3V to +2.5V                      |
|-----------------------------------------------------------------------------------------------------|-------------------------------------|
| Supply Voltage – V <sub>DDIO</sub>                                                                  | -0.3V to +4.0V                      |
| Supply Voltage – V <sub>DDTX</sub><br>(1.8V, Ser))                                                  | -0.3V to +2.5V                      |
| Supply Voltage – V <sub>DDTX</sub><br>(3.3V, Des)                                                   | -0.3V to +4.0V                      |
| LVCMOS I/O Voltage                                                                                  | -0.3V to (V <sub>DDIO</sub> + 0.3V) |
| LVDS Input Voltage                                                                                  | -0.3V to (V <sub>DDIO</sub> + 0.3V) |
| LVDS Output Voltage                                                                                 | -0.3V to (V <sub>DDTX</sub> + 0.3V) |
| CML Driver Output Voltage                                                                           | -0.3V to (V <sub>DDn</sub> + 0.3V)  |
| Receiver Input Voltage                                                                              | -0.3V to (V <sub>DD</sub> + 0.3V)   |
| Junction Temperature                                                                                | +150°C                              |
| Storage Temperature                                                                                 | −65°C to +150°C                     |
| 36L WQFN Package                                                                                    |                                     |
| Maximum Power Dissipation Capacity at 25°C                                                          |                                     |
| Derate above 25°C                                                                                   | 1/ θ <sub>JA</sub> °C/W             |
| θ <sub>JA</sub> (with 9 thermal via)                                                                | 27.4 °C/W                           |
| θ <sub>JC</sub> (with 9 thermal via)                                                                | 4.5 °C/W                            |
| 48L WQFN Package                                                                                    |                                     |
| Maximum Power Dissipation Capacity at 25°C                                                          |                                     |
| Derate above 25°C                                                                                   | 1/ θ <sub>JA</sub> °C/W             |
| θ <sub>JA</sub> (with 9 thermal via)                                                                | 27.7 °C/W                           |
| θ <sub>JC</sub> (with 9 thermal via)                                                                | 3.0 °C/W                            |
| ESD Rating (IEC, powered-up only), $R_D = 330\Omega$ , $C_S = 150 \text{ pF}$                       |                                     |
| Air Discharge<br>(D <sub>OUT</sub> +, D <sub>OUT</sub> -, R <sub>IN</sub> +, R <sub>IN</sub> -)     | ≥±30 kV                             |
| Contact Discharge<br>(D <sub>OUT</sub> +, D <sub>OUT</sub> -, R <sub>IN</sub> +, R <sub>IN</sub> -) | ≥±8 kV                              |
| ESD Rating (HBM)                                                                                    | ≥±8 kV                              |
| ESD Rating (CDM)                                                                                    | ≥±1.25 kV                           |
| ESD Rating (MM)                                                                                     | ≥±250 V                             |
| For soldering specifications: http://www.ti.com/lit/SNOA549                                         |                                     |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.



### **Recommended Operating Conditions**

|                                                     | Min  | Nom | Max  | Units             |
|-----------------------------------------------------|------|-----|------|-------------------|
| Supply Voltage (V <sub>DDn</sub> )                  | 1.71 | 1.8 | 1.89 | V                 |
| Supply Voltage (V <sub>DDTX_Ser</sub> )             | 1.71 | 1.8 | 1.89 | V                 |
| Supply Voltage (V <sub>DDTX_Des</sub> )             | 3.0  | 3.3 | 3.6  | V                 |
| LVCMOS Supply Voltage (V <sub>DDIO</sub> )          | 1.71 | 1.8 | 1.89 | V                 |
| OR                                                  |      |     |      |                   |
| LVCMOS Supply Voltage (V <sub>DDIO</sub> )          | 3.0  | 3.3 | 3.6  | V                 |
| Operating Free Air<br>Temperature (T <sub>A</sub> ) | -40  | +25 | +85  | °C                |
| RxCLKIN/TxCLKOUT Clock Frequency                    | 5    |     | 50   | MHz               |
| Supply Noise <sup>(1)</sup>                         |      |     | 100  | mV <sub>P-P</sub> |

(1) Supply noise testing was done with minimum capacitors on the PCB. A sinusoidal signal is AC coupled to the V<sub>DDn</sub> (1.8V) supply with amplitude = 100 mVp-p measured at the device V<sub>DDn</sub> pins. Bit error rate testing of input to the Ser and output of the Des with 10 meter cable shows no error when the noise frequency on the Ser is less than 750 kHz. The Des on the other hand shows no error when the noise frequency is less than 400 kHz.

# **DC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)(4)(5)

| Symbol          | Parameter                   | Conditior                                 | Pin/Freq.                           | Min                                   | Тур                        | Max | Uni<br>ts                  |                           |   |
|-----------------|-----------------------------|-------------------------------------------|-------------------------------------|---------------------------------------|----------------------------|-----|----------------------------|---------------------------|---|
| DS92LV04        | 11 LVCMOS INPUT DC SPECIFI  | CATIONS                                   |                                     |                                       |                            |     |                            |                           |   |
|                 |                             | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{V}$ |                                     |                                       | 2.2                        |     | V <sub>DDIO</sub>          | V                         |   |
| V <sub>IH</sub> | High Level Input Voltage    | V <sub>DDIO</sub> = 1.71 to 1.89V         |                                     |                                       | 0.65*<br>V <sub>DDIO</sub> |     | V <sub>DDIO</sub>          | V                         |   |
|                 |                             | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{V}$ |                                     | PDB,<br>VODSEL.                       | GND                        |     | 0.8                        | V                         |   |
| V <sub>IL</sub> | Low Level Input Voltage     | V <sub>DDIO</sub> = 1.71 to 1.89V         |                                     | MAPSEL,<br>CONFIG[1:0],               | GND                        |     | 0.35*<br>V <sub>DDIO</sub> | V                         |   |
| l land C        | Input Current               | $V_{IN} = 0V \text{ or } V_{DDIO}$        | V <sub>DDIO</sub> = 3.0<br>to 3.6V  | BISTEN                                | -15                        | ±1  | +15                        | μA                        |   |
| I <sub>IN</sub> | Input Current               |                                           | V <sub>DDIO</sub> = 1.7<br>to 1.89V |                                       | -15                        | ±1  | +15                        | μA                        |   |
| DS92LV04        | 12 LVCMOS I/O DC SPECIFICAT | TIONS                                     |                                     |                                       |                            |     |                            |                           |   |
|                 |                             | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{V}$ |                                     |                                       | 2.2                        |     | V <sub>DDIO</sub>          | V                         |   |
| V <sub>IH</sub> | High Level Input Voltage    | V <sub>DDIO</sub> = 1.71 to 1.89V         |                                     | PDB,                                  | 0.7*<br>V <sub>DDIO</sub>  |     | V <sub>DDIO</sub>          | V                         |   |
|                 |                             | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{V}$ |                                     | VODSEL,<br>OEN,<br>MAPSEL,<br>LFMODE. | OEN,                       | GND |                            | 0.8                       | V |
| V <sub>IL</sub> | Low Level Input Voltage     | V <sub>DDIO</sub> = 1.71 to 1.89V         |                                     |                                       |                            | GND |                            | 0.3*<br>V <sub>DDIO</sub> | V |
|                 | Input Current               |                                           | V <sub>DDIO</sub> = 3.0<br>to 3.6V  | SSC[2:0],<br>BISTEN                   | -15                        | ±1  | +15                        | μA                        |   |
| I <sub>IN</sub> |                             | $V_{IN} = 0V \text{ or } V_{DDIO}$        | V <sub>DDIO</sub> = 1.7<br>to 1.89V |                                       | -10                        | ±1  | +10                        | μA                        |   |

(1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(2) Typical values represent most likely parametric norms at V<sub>DD</sub> = 1.8V, V<sub>DDIO</sub> = 3.3V, Ta = +25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

(3) Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages.

(4) Specification is ensured by characterization and is not tested in production.

(5) Specification is ensured by design and is not tested in production.



#### SNLS331B-MAY 2010-REVISED APRIL 2013

# **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)(4)(5)

| Symbol             | Parameter                               | Conditio                                                | าร                                   | Pin/Freq.                         | Min                         | Тур               | Max  | Uni<br>ts |  |      |
|--------------------|-----------------------------------------|---------------------------------------------------------|--------------------------------------|-----------------------------------|-----------------------------|-------------------|------|-----------|--|------|
| M                  | High Level Output Voltage               | V <sub>DDIO</sub> = 3.3V<br>I <sub>OH</sub> = -2 mA     |                                      |                                   | V <sub>DDIO</sub> –<br>0.25 | V <sub>DDIO</sub> |      | v         |  |      |
| V <sub>OH</sub>    | nigh Level Output Voltage               | V <sub>DDIO</sub> = 1.8V<br>I <sub>OH</sub> = -2 mA     |                                      |                                   | V <sub>DDIO</sub> –<br>0.2  | V <sub>DDIO</sub> |      | v         |  |      |
| V <sub>OL</sub>    | Low Level Output Voltage                | $V_{DDIO}$ = 3.3 V or 1.8V<br>I <sub>OL</sub> = +0.5 mA |                                      |                                   | GND                         |                   | 0.2  | V         |  |      |
| laa                | Output Short Circuit Current            | V <sub>OUT</sub> = 0V                                   | V <sub>DDIO</sub> = 3.0<br>to 3.6 V  | LOCK,<br>PASS                     |                             |                   |      | -45       |  | — mA |
| l <sub>OS</sub>    | Output Short Circuit Current            | 001 - 00                                                | V <sub>DDIO</sub> = 1.71<br>to 1.89V |                                   |                             | -13               |      |           |  |      |
| 1                  | Tri-State Output Current <sup>(6)</sup> | PDB = 0V, OSS_SEL<br>= 0V, V <sub>OUT</sub> = 0V or     | V <sub>DDIO</sub> = 3.0<br>to 3.6 V  | -                                 |                             | -10               |      | +10       |  |      |
| I <sub>OZ</sub>    |                                         |                                                         | V <sub>DDIO</sub> = 1.71<br>to 1.89V |                                   | -15                         |                   | +15  | μA        |  |      |
| DS92LV04           | 11 CHANNEL LINK PARALLEL I              | VDS RECEIVER DC SF                                      | ECIFICATIONS                         | 5                                 |                             |                   |      |           |  |      |
| $V_{\text{TH}}$    | Differential Threshold High Voltage     |                                                         |                                      | RxIN[3:0]+/-,<br>RxCLKIN+/-,      |                             |                   | +100 | — mV      |  |      |
| V <sub>TL</sub>    | Differential Threshold Low Voltage      |                                                         |                                      |                                   | -100                        |                   |      |           |  |      |
| V <sub>ID</sub>    | Differential Input Voltage Swing        |                                                         |                                      |                                   | 200                         |                   | 600  | mV        |  |      |
|                    |                                         | $V_{DDIO} = 3.3V$                                       |                                      |                                   | 0                           | 1.2               | 2.4  | V         |  |      |
| V <sub>CM</sub>    | Common Mode Voltage                     | $V_{DDIO} = 1.8V$                                       |                                      |                                   | 0                           | 1.2               | 1.55 |           |  |      |
| I <sub>IN</sub>    | Input Current                           | 22.0                                                    |                                      |                                   | -15                         | ±1                | +15  | μA        |  |      |
| DS92LV04           | 12 CHANNEL LINK PARALLEL L              | VDS DRIVER DC SPEC                                      | FICATIONS                            |                                   |                             |                   |      |           |  |      |
|                    | Differential Output Valtage             |                                                         | VODSEL = L                           |                                   | 100                         | 250               | 400  | mV        |  |      |
| V <sub>OD</sub>    | Differential Output Voltage             |                                                         | VODSEL = H                           |                                   | 200                         | 400               | 600  | mV        |  |      |
| Mar.               | Differential Output Voltage A –         |                                                         | VODSEL = L                           | –<br>– TxCLKOUT-,<br>TxOUT[3:0]+, |                             | 500               |      | mV<br>p-p |  |      |
| V <sub>ODp-p</sub> | В                                       | R <sub>L</sub> = 100Ω                                   | VODSEL = H                           |                                   |                             | 800               |      | mV<br>p-p |  |      |
| $\Delta V_{OD}$    | Output Voltage Unbalance                |                                                         |                                      |                                   |                             | 4                 | 50   | mV        |  |      |
| V                  | Offect Voltage                          |                                                         | VODSEL = L TxOU                      | TxOUT[3:0]-                       | 1.0                         | 1.2               | 1.5  | V         |  |      |
| V <sub>OS</sub>    | Offset Voltage                          |                                                         | VODSEL = H                           |                                   |                             | 1.2               |      | V         |  |      |
| $\Delta V_{OS}$    | Offset Voltage Unbalance                |                                                         |                                      | ]                                 |                             | 1                 | 50   | mV        |  |      |
| I <sub>OS</sub>    | Output Short Circuit Current            | V <sub>OUT</sub> = GND                                  |                                      |                                   |                             | -5                |      | mA        |  |      |
| I <sub>OZ</sub>    | Output Tri-State Current <sup>(6)</sup> | OEN = GND,<br>$V_{OUT} = V_{DDTX}$ , or GND             |                                      |                                   | -10                         |                   | +10  | μA        |  |      |

(6) When the device output is at Tri-State the Deserializer will lose PLL lock. Resynchronization / Relock must occur before data transfer require t<sub>PLD</sub>

TEXAS INSTRUMENTS

www.ti.com

# **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)(2)(3)(4)(5)</sup>

| Symbol              | Parameter                                                              | Conditions                                                  |                               | Pin/Freq.                        | Min  | Тур           | Max  | Uni<br>ts |
|---------------------|------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|----------------------------------|------|---------------|------|-----------|
| DS92LV04            | 11 Channel Link II CML DRIVER                                          | DC SPECIFICATIONS                                           |                               | 1                                | 1    | 1 1           |      |           |
|                     | Differential Output Maltana                                            |                                                             | VODSEL = 0                    |                                  | ±225 | ±300          | ±375 |           |
| V <sub>OD</sub>     | DD Differential Output Voltage                                         | D 4000                                                      | VODSEL = 1                    | -                                | ±350 | ±450          | ±550 | - mV      |
| Di                  | Differential Output Voltage                                            | $R_L = 100\Omega$ ,<br>De-emph = disabled,<br>(SeeFigure 5) | VODSEL = 0                    |                                  |      | 600           |      | mV<br>p-p |
| V <sub>ODp-p</sub>  | (DOUT+) – (DOUT-)                                                      |                                                             | VODSEL = 1                    |                                  |      | 900           |      | mV<br>p-p |
| ΔV <sub>OD</sub>    | Output Voltage Unbalance                                               | $R_L = 100\Omega$ , De-emph = VODSEL = L                    | disabled,                     | DOUT+,                           |      | 1             | 50   | mV        |
| V <sub>OS</sub>     | Offset Voltage – Single-ended<br>At TP A & B, (SeeFigure 4)            | $R_L = 100\Omega$ ,<br>De-emph = disabled                   | VODSEL = 0<br>VODSEL = 1      | DOUT-                            |      | 1.65<br>1.575 |      | V<br>V    |
| ΔV <sub>OS</sub>    | Offset Voltage Unbalance<br>Single-ended<br>At TP A & B, (SeeFigure 4) | $R_L = 100\Omega$ , De-emph =                               |                               | _                                |      | 1             |      | mV        |
| I <sub>OS</sub>     | Output Short Circuit Current                                           | DOUT+/- = 0V,<br>De-emph = disabled                         | VODSEL = 0                    |                                  |      | -35           |      | mA        |
| R <sub>T</sub>      | Internal Termination Resistor                                          |                                                             |                               |                                  | 80   |               | 120  | Ω         |
| DS92LV04            | 12 CHANNEL LINK II CML RECE                                            | IVER DC SPECIFICATIO                                        | ONS                           |                                  |      |               |      |           |
| V <sub>TH</sub>     | Differential Input Threshold<br>High Voltage                           | $V_{CM}$ = +1.2V (Internal V                                | <sub>BIAS</sub> )             |                                  |      |               | +50  | mV        |
| V <sub>TL</sub>     | Differential Input Threshold Low Voltage                               |                                                             | RIN+, <sup>-50</sup>          |                                  |      | mV            |      |           |
| V <sub>CM</sub>     | Common mode Voltage,<br>Internal V <sub>BIAS</sub>                     |                                                             |                               | RIN-                             | 1.2  |               | V    |           |
| R <sub>T</sub>      | Input Termination                                                      |                                                             |                               | 80                               | 100  | 120           | Ω    | 1         |
| DS92LV04            | 11 SUPPLY CURRENT                                                      |                                                             |                               | •                                |      | - <u>i</u>    |      | -         |
| I <sub>DDT1</sub>   |                                                                        | Checker Board                                               | V <sub>DD</sub> = 1.89V       | All $V_{DD}$ pins                |      | 80            | 90   | mA        |
|                     |                                                                        | Pattern,<br>De-emph = 3 kΩ,                                 | $V_{DDIO}$ = 1.89V            |                                  |      | 3             | 5    | mA        |
| I <sub>DDIOT1</sub> | Supply Current<br>(includes load current)                              | VODSEL = H, (See<br>Figure 18)                              | $V_{DDIO} = 3.6V$             | V <sub>DDIO</sub>                |      | 10            | 13   | mA        |
| I <sub>DDT2</sub>   | $R_L = 100\Omega$ , f = 50 MHz                                         | Checker Board                                               | V <sub>DD</sub> = 1.89V       | All $V_{DD}$ pins                |      | 75            | 85   | mA        |
|                     |                                                                        | Pattern,<br>De-emph = 6 kΩ,                                 | $V_{DDIO}$ = 1.89V            | _                                |      | 3             | 5    | mA        |
| I <sub>DDIOT2</sub> |                                                                        | VODSEL = L, (See<br>Figure 18)                              | $V_{DDIO} = 3.6V$             | V <sub>DDIO</sub>                |      | 10            | 13   | mA        |
| I <sub>DDZ</sub>    |                                                                        |                                                             | V <sub>DD</sub> = 1.89V       | All $V_{DD}$ pins                |      | 60            | 1000 | μA        |
| I <sub>DDIOZ</sub>  | Supply Current Power-down                                              | PDB = 0V , (All other<br>LVCMOS Inputs = 0V)                | $V_{DDIO} = 1.89V$            | V <sub>DDIO</sub>                |      | 0.5           | 10   | μA        |
|                     |                                                                        |                                                             | $V_{DDIO} = 3.6V$             |                                  |      | 1             | 30   | μA        |
|                     | 12 SUPPLY CURRENT                                                      |                                                             | 1 00                          | AH ) /                           |      | 05            | 05   |           |
| I <sub>DD1</sub>    | Supply Current<br>(Includes load current)<br>50 MHz Clock              | Checker Board<br>Pattern,<br>VODSEL = H,                    | V <sub>DDn</sub> = 1.89<br>V  | All V <sub>DD(1:8)</sub><br>pins |      | 85            | 95   | mA        |
| I <sub>DDTX1</sub>  |                                                                        | SSCG [2:0] = 000                                            | V <sub>DDTX</sub> = 3.6<br>V  | V <sub>DDTX</sub>                |      | 40            | 50   | mA        |
| I <sub>DDIO1</sub>  |                                                                        |                                                             | V <sub>DDIO</sub> = 1.89<br>V | V <sub>DDIO</sub>                |      | 0.3           | 0.8  | mA        |
|                     |                                                                        |                                                             | V <sub>DDIO</sub> = 3.6 V     |                                  |      | 0.8           | 1.5  | mA        |

Copyright © 2010–2013, Texas Instruments Incorporated



#### SNLS331B-MAY 2010-REVISED APRIL 2013

# **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.<sup>(1)(2)(3)(4)(5)</sup>

| Symbol             | Parameter                                 | Conditi                         | Conditions                    |                                  | Min | Тур  | Мах  | Uni<br>ts |
|--------------------|-------------------------------------------|---------------------------------|-------------------------------|----------------------------------|-----|------|------|-----------|
| I <sub>DD2</sub>   | Supply Current<br>(Includes load current) | Checker Board<br>Pattern,       | V <sub>DDn</sub> = 1.89<br>V  | All V <sub>DD(1:8)</sub><br>pins |     | 95   |      | mA        |
| I <sub>DDTX2</sub> | 50 MHz Clock                              | VODSEL = H,<br>SSCG [2:0] = 111 | V <sub>DDTX</sub> = 3.6<br>V  | V <sub>DDTX</sub>                |     | 40   |      | mA        |
| I <sub>DDIO2</sub> | 02                                        |                                 | V <sub>DDIO</sub> = 1.89<br>V | V <sub>DDIO</sub>                |     | 0.3  |      | mA        |
|                    |                                           |                                 | V <sub>DDIO</sub> = 3.6 V     |                                  |     | 0.8  |      | mA        |
| I <sub>DDZ</sub>   | Supply Current Power Down                 | PDB = 0V,<br>All other LVCMOS   | V <sub>DD</sub> = 1.89 V      | All V <sub>DD(1:8)</sub><br>pins |     | 0.15 | 2    | mA        |
| I <sub>DDTXZ</sub> |                                           | Inputs = 0V                     | V <sub>DDTX</sub> = 3.6<br>V  | V <sub>DDTX</sub>                |     | 0.01 | 0.1  | mA        |
| I <sub>DDIOZ</sub> |                                           |                                 | V <sub>DDIO</sub> = 1.89<br>V | V <sub>DDIO</sub>                |     | 0.01 | 0.08 | mA        |
|                    |                                           |                                 | $V_{DDIO} = 3.6V$             |                                  |     | 0.01 | 0.08 | mA        |

## **Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                                        | Conditions Min     |       | Тур   | Max   | Units             |
|-------------------|--------------------------------------------------|--------------------|-------|-------|-------|-------------------|
| DS92LV            | 0411 CHANNEL LINK PARALLEL LVE                   | S INPUT            |       |       |       |                   |
| t <sub>RSP0</sub> | Receiver Strobe Position-bit 0                   |                    | 0.66  | 1.10  | 1.54  | ns                |
| t <sub>RSP1</sub> | Receiver Strobe Position-bit 1                   |                    | 2.86  | 3.30  | 3.74  | ns                |
| t <sub>RSP2</sub> | Receiver Strobe Position-bit 2                   | RxCLKIN = 50 MHz,  | 5.05  | 5.50  | 5.93  | ns                |
| t <sub>RSP3</sub> | Receiver Strobe Position-bit 3                   | RxIN[3:0]          | 7.25  | 7.70  | 8.13  | ns                |
| t <sub>RSP4</sub> | Receiver Strobe Position-bit 4                   | (See Figure 7)     | 9.45  | 9.90  | 10.33 | ns                |
| t <sub>RSP5</sub> | Receiver Strobe Position-bit 5                   |                    | 11.65 | 12.10 | 12.53 | ns                |
| t <sub>RSP6</sub> | Receiver Strobe Position-bit 6                   |                    | 13.85 | 14.30 | 14.73 | ns                |
| DS92LV            | 0412 CHANNEL LINK PARALLEL LVE                   | S OUTPUT           |       |       |       |                   |
| t <sub>LHT</sub>  | Low to High Transition Time                      | $R_L = 100\Omega$  |       | 0.3   | 0.6   | ns                |
| t <sub>THLT</sub> | High to Low Transition Time                      |                    |       | 0.3   | 0.6   | ns                |
| t <sub>DCCJ</sub> | Cycle-to-Cycle Output Jitter <sup>(1)</sup>      | TxCLKOUT± = 5 MHz  |       | 900   | 2100  | ps                |
|                   |                                                  | TxCLKOUT± = 50 MHz |       | 75    | 125   | ps                |
| t <sub>TTP1</sub> | Transmitter Pulse Position for bit 1             | 5 – 50 MHz         |       | 1     |       | UI <sup>(2)</sup> |
| t <sub>TTP0</sub> | Transmitter Pulse Position for bit 0             |                    |       | 2     |       | UI                |
| t <sub>TTP6</sub> | Transmitter Pulse Position for bit 6             |                    |       | 3     |       | UI                |
| t <sub>TTP5</sub> | Transmitter Pulse Position for bit 5             |                    |       | 4     |       | UI                |
| t <sub>TTP4</sub> | Transmitter Pulse Position for bit 4             |                    |       | 5     |       | UI                |
| t <sub>TTP3</sub> | Transmitter Pulse Position for bit 3             |                    |       | 6     |       | UI                |
| t <sub>TTP2</sub> | Transmitter Pulse Position for bit 2             |                    |       | 7     |       | UI                |
| $\Delta t_{TTP}$  | Offset Transmitter Pulse Position (bit 6— bit 0) | 50 MHz             |       | <+0.1 |       | UI                |
| t <sub>DD</sub>   | Delay-Latency                                    |                    |       | 142*T | 143*T | ns                |
| t <sub>TPDD</sub> | Power Down Delay<br>Active to OFF                | 50 MHz 7           |       | 12    | ns    |                   |
| t <sub>TXZR</sub> | Enable Delay<br>OFF to Active                    | 50 MHz             |       | 40    | 55    | ns                |

(1)

t<sub>DCCJ</sub> is the maximum amount of jitter between adjacent clock cycles. UI – Unit Interval is equivalent to one serialized data bit width (1UI = 1 / 28\*PCLK). The UI scales with PCLK frequency. (2)

NSTRUMENTS

Texas

# **Switching Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol             | Parameter                                         | Conditions                                                                            | Min  | Тур   | Max   | Units |
|--------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|------|-------|-------|-------|
| DS92LV             | 0411 Channel Link II CML OUTPUT                   |                                                                                       | ш    |       |       | r     |
| t <sub>HLT</sub>   | Output Low-to-High Transition Time (See Figure 5) | $R_L = 100\Omega$ , De-emphasis = disabled, VODSEL = 0                                |      | 200   |       | ps    |
|                    |                                                   | $R_L = 100\Omega$ , De-emphasis = disabled,<br>VODSEL = 1                             |      | 200   |       | ps    |
| t <sub>HLT</sub>   | Output High-to-Low Transition Time (See Figure 6) | $R_L = 100\Omega$ , De-emphasis = disabled,<br>VODSEL = 0                             |      | 260   |       | ps    |
|                    |                                                   | $R_L = 100\Omega$ , De-emphasis = disabled,<br>VODSEL = 1                             |      | 200   |       | ps    |
| t <sub>XZD</sub>   | Ouput Active to OFF Delay (See Figure 11)         |                                                                                       |      | 5     | 15    | ns    |
| t <sub>PLD</sub>   | PLL Lock Time <sup>(3)</sup> , (See Figure 9)     | $R_L = 100\Omega$                                                                     |      | 1.5   | 10    | ms    |
| t <sub>SD</sub>    | Delay - Latency, (See Figure 12)                  | $R_L = 100\Omega$                                                                     |      | 147*T | 148*T | ns    |
| t <sub>DJIT</sub>  | Output Total Jitter (See Figure 14)               | $R_L = 100\Omega$ , De-Emph = disabled,<br>RANDOM pattern,<br>RxCLKIN = 43 and 50 MHz |      | 0.26  |       | UI    |
| λ <sub>STXBW</sub> | Jitter Transfer                                   | RxCLKIN = 43 MHz                                                                      |      | 2.2   |       |       |
|                    | Function -3 dB Bandwidth                          | RxCLKIN = 50 MHz                                                                      |      | 2.6   |       | MHz   |
| δ <sub>STX</sub>   | Jitter Transfer                                   | RxCLKIN = 43 MHz                                                                      |      | 1     |       |       |
|                    | Function Peaking                                  | RxCLKIN = 50 MHz                                                                      |      | 1     |       | dB    |
| DS92LV             | 0412 CHANNEL LINK II CML INPUT                    |                                                                                       | ш    |       |       | r     |
| t <sub>DDLT</sub>  | Lock Time                                         | SSCG[2:0] = 000,<br>5 MHz                                                             |      | 7     |       | ms    |
|                    |                                                   | SSCG[2:0] = 111,<br>5 MHz                                                             |      | 14    |       | ms    |
|                    |                                                   | SSCG[2:0] = 000,<br>50 MHz                                                            |      | 6     |       | ms    |
|                    |                                                   | SSCG[2:0] = 111,<br>50 MHz                                                            |      | 8     |       | ms    |
| t <sub>IJI⊤</sub>  | Input Jitter Tolerance                            | EQ = OFF<br>SSCG[2:0] = 000<br>TxCLKOUT± = 50 MHz<br>Input Jitter Frequency < 2 MHz   |      | >0.9  |       | UI    |
|                    |                                                   | EQ = OFF<br>SSCG[2:0] = 000<br>TxCLKOUT± = 50 MHz<br>Input Jitter Frequency >6 MHz    |      | >0.5  |       | UI    |
| DS92LV             | 0412 LVCMOS OUTPUTS                               |                                                                                       |      |       |       |       |
| t <sub>CLH</sub>   | Low to High Transition Time                       | C <sub>L</sub> = 8 pF                                                                 |      | 5     | 15    | ns    |
| t <sub>CHL</sub>   | High to Low Transition Time                       | LOCK pin,<br>PASS pin                                                                 |      | 5     | 15    | ns    |
| t <sub>PASS</sub>  | BIST PASS Valid Time,<br>BISTEN = 1               | PASS pin<br>5 MHz                                                                     |      | 570   | 580   | ns    |
|                    |                                                   | 50 MHz                                                                                |      | 50    | 65    | ns    |
| DS92LV             | 0412 SSCG MODE                                    | τ                                                                                     |      |       |       | T     |
| t <sub>DEV</sub>   | Spread Spectrum Clocking Deviation<br>Frequency   | TxCLKOUT = 5 – 50 MHz,<br>SSC[2:0] = ON                                               | ±0.5 |       | ±2    | %     |
| t <sub>MOD</sub>   | Spread Spectrum Clocking<br>Modulation Frequency  | TxCLKOUT = 5 - 50  MHz,<br>SSC[2:0] = ON                                              | 8    |       | 100   | kHz   |

(3) t<sub>PLD</sub> is the time required by the device to obtain lock when exiting power-down state with an active RxCLKIN.



#### SNLS331B-MAY 2010-REVISED APRIL 2013

# **Recommended Timing for the Serial Control Bus**

Over recommended operating supply and temperature ranges unless otherwise specified. (Figure 20)

| Symbol              | Parameter                                             | Conditions    | Min | Тур | Max  | Units |
|---------------------|-------------------------------------------------------|---------------|-----|-----|------|-------|
| f <sub>SCL</sub>    | SCL Clock Frequency                                   | Standard Mode | >0  |     | 100  | kHz   |
|                     |                                                       | Fast Mode     | >0  |     | 400  | kHz   |
| t <sub>LOW</sub>    | SCL Low Period                                        | Standard Mode | 4.7 |     |      | μs    |
|                     |                                                       | Fast Mode     | 1.3 |     |      | μs    |
| t <sub>HIGH</sub>   | SCL High Period                                       | Standard Mode | 4.0 |     |      | μs    |
|                     |                                                       | Fast Mode     | 0.6 |     |      | μs    |
| t <sub>HD:STA</sub> | Hold time for a start or a                            | Standard Mode | 4.0 |     |      | μs    |
|                     | repeated start condition                              | Fast Mode     | 0.6 |     |      | μs    |
| t <sub>SU:STA</sub> | Set Up time for a start or a repeated start condition | Standard Mode | 4.7 |     |      | μs    |
|                     |                                                       | Fast Mode     | 0.6 |     |      | μs    |
| t <sub>HD:DAT</sub> | Data Hold Time                                        |               | 0   |     | 3.45 | μs    |
|                     |                                                       | Fast Mode     | 0   |     | 0.9  | μs    |
| t <sub>SU:DAT</sub> | Data Set Up Time                                      | Standard Mode | 250 |     |      | μs    |
|                     |                                                       | Fast Mode     | 100 |     |      | μs    |
| t <sub>SU:STO</sub> | Set Up Time for STOP                                  | Standard Mode | 4.0 |     |      | μs    |
|                     | Condition                                             | Fast Mode     | 0.6 |     |      | μs    |
| t <sub>BUF</sub>    | Bus Free Time Between STOP                            | Standard Mode | 4.7 |     |      | μs    |
|                     | and START                                             | Fast Mode     | 1.3 |     |      | μs    |
| t <sub>r</sub>      | SCL & SDA Rise Time                                   | Standard Mode |     |     | 1000 | ns    |
|                     |                                                       | Fast Mode     |     |     | 300  | ns    |
| t <sub>f</sub>      | SCL & SDA Fall Time                                   | Standard Mode |     |     | 300  | ns    |
|                     |                                                       | Fast Mode     |     |     | 300  | ns    |

# **DC and AC Serial Control Bus Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol              | Parameter               | Conditions                                     | Min                       | Тур | Max               | Units |
|---------------------|-------------------------|------------------------------------------------|---------------------------|-----|-------------------|-------|
| V <sub>IH</sub>     | Input High Level        | SDA and SCL<br>V <sub>DDIO</sub> = 3.3V        | 0.7*<br>V <sub>DDIO</sub> |     | V <sub>DDIO</sub> | V     |
| V <sub>IL</sub>     | Input Low Level Voltage | SDA and SCL<br>V <sub>DDIO</sub> = 3.3V        | GND                       | GND |                   | V     |
| V <sub>HY</sub>     | Input Hysteresis        | $V_{DDIO} = 3.3V$                              |                           | >50 |                   | mV    |
| V <sub>OL</sub>     |                         | SDA, IOL = 3mA<br>V <sub>DDIO</sub> = 3.3V     | 0                         |     | 0.36              | V     |
| l <sub>in</sub>     |                         | SDA or SCL, Vin = 3.3V or GND                  | -10                       |     | +10               | μA    |
| t <sub>R</sub>      | SDA RiseTime – READ     | SDA, RPU = X, Cb $\leq$ 400pF, (See Figure 20) |                           | 430 |                   | ns    |
| t <sub>F</sub>      | SDA Fall Time – READ    |                                                |                           | 20  |                   | ns    |
| t <sub>SU;DAT</sub> | Set Up Time – READ      | See Figure 20                                  |                           | 560 |                   | ns    |
| t <sub>HD;DAT</sub> | Hold Up Time – READ     | See Figure 20                                  |                           | 615 |                   | ns    |
| t <sub>SP</sub>     | Input Filter            |                                                |                           | 50  |                   | ns    |
| C <sub>in</sub>     | Input Capacitance       | SDA or SCL                                     |                           | <5  |                   | pF    |







Figure 3. Channel Link DC VTH/VTL Definition



Figure 4. DS92LV0411 Output Test Circuit











# DS92LV0411, DS92LV0412





Texas **NSTRUMENTS** 







Figure 9. DS92LV0411 Lock Time









Figure 13. DS92LV0412 Latency Delay



Figure 14. DS92LV0411 Output Jitter



SNLS331B-MAY 2010-REVISED APRIL 2013



CONDITIONS: OEN = H, OSS\_SEL = H, and OSC\_SEL not equal to 000.



Figure 15. DS92LV0412 Output State Diagram



Texas Instruments







Figure 20. Serial Control Bus Timing Diagram



www.ti.com

### FUNCTIONAL DESCRIPTION

The DS92LV0411 / DS92LV0412 chipset transmits and receives 24-bits of data and 3 control signals, formatted as Channel Link LVDS data, over a single serial CML pair operating at 140 Mbps to 1.4 Gbps serial line rate. The serial stream contains an embedded clock, video control signals and is DC-balance to enhance signal quality and supports AC coupling.

The Des can attain lock to a data stream without the use of a separate reference clock source, which simplifies system complexity and overall cost. The Des also synchronizes to the Ser regardless of the data pattern, delivering true automatic "plug and lock" performance. It can lock to the incoming serial stream without the need of special training patterns or sync characters. The Des recovers the clock and data by extracting the embedded clock information, validating and then deserializing the incoming data stream providing a parallel Channel Link LVDS bus to the display, ASIC, or FPGA.

The DS92LV0411 / DS92LV0412 chipset can operate with up to 24 bits of raw data with three slower speed control bits encoded within the serial data stream. For applications that require less the maximum 24 pclk speed bit spaces, the user will need to ensure that all unused bit spaces or parallel LVDS channels are set to valid logic states, as all parallel lanes and 27 bit spaces will always be sampled.

Block Diagrams for the chipset are shown at the beginning of this datasheet.

# PARALLEL LVDS DATA TRANSFER

The DS92LV0411/DS92LV0412 can be configured to accept/transmit 24-bit data with 2 different mapping schemes: The normal Channel Link LVDS format (MSBs on LVDS channel 3) can be selected by configuring the MAPSEL pin to HIGH. See Figure 15 for the normal Channel Link LVDS mapping. An alternate mapping scheme is available (LSBs on LVDS channel 3) by configuring the MAPSEL pin to LOW. See Figure 16 for the alternate LVDS mapping. The mapping schemes can also be selected by register control.

The alternate mapping scheme is useful in some applications where the receiving system, typically a display, requires that the LSBs for the 24-bit color data be sent on LVDS channel 3.

#### SERIAL DATA TRANSFER

The DS92LV0411 transmits a 24–bit word of data in the following format: C1 and C0 represent the embedded clock in the serial stream. C1 is always HIGH and C0 is always LOW. b[23:0] contain the scrambled RGB data, plus two additional bits for encoding overhead. The control signals (VS,HS,DE) are also encoded within these two additional bits. This coding scheme is generated by the DS92LV0411 and decoded by the paring deserializer, such as the DS92LV0412, automatically.

The DS92LV0412 receives a 24 bit word of data in the format as described above. It also synchronizes to the serializer regardless of the data pattern, delivering true automatic "plug and lock" performance. it can lock to the incoming serial stream without the need for special training patterns or sync characters. The DS92LV0412 recovers the clock and data by extracting the embedded clock information, validating and then deserializing the incoming data stream.

Figure 21 illustrates the serial stream per PCLK cycle.



Figure 21. Channel Link II Serial Stream



#### SNLS331B - MAY 2010 - REVISED APRIL 2013

### **OPERATING MODES AND BACKWARD COMPATIBILITY (CONFIG[1:0])**

The DS92LV0411 and DS92LV0412 are backward compatible with previous generations of Ser/Des. Configuration modes are provided for backwards compatibility with the DS90C241/DS90C124 and also the DS90UR241/DS90UR124 and DS99R241/DS99R124 by setting the respective mode with the CONFIG[1:0] pins as shown in Table 2 and Table 3. The selection also determine whether the Video Control Signal filter feature is enabled or disabled in Normal mode. Backward compatibility modes are selectable through the control pins only. The Control Signal Filter can be selected by pin or through register programming.

| CON<br>FIG1 |   |                                             | Des Device                |
|-------------|---|---------------------------------------------|---------------------------|
| L           | L | Normal Mode, Control Signal Filter disabled | DS92LV0412,<br>DS92LV2412 |
| L           | Н | Normal Mode, Control Signal Filter enabled  | DS92LV0412,<br>DS92LV2412 |
| Н           | L | Backwards Compatible                        | DS90UR124,<br>DS99R124    |
| Н           | Н | Backwards Compatible                        | DS90C124                  |

#### Table 2. DS92LV0411 Configuration Modes

| CON<br>FIG1 | CON<br>FIG0 | Mode                                        | Des Device                |  |  |  |
|-------------|-------------|---------------------------------------------|---------------------------|--|--|--|
| L           | L           | Normal Mode, Control Signal Filter disabled | DS92LV0411,<br>DS92LV2411 |  |  |  |
| L           | Н           | Normal Mode, Control Signal Filter enabled  | DS92LV0411,<br>DS92LV2411 |  |  |  |
| Н           | L           | Backwards Compatible                        | DS90UR241,<br>DS99R421    |  |  |  |
| Н           | Н           | Backwards Compatible                        | DS90C241                  |  |  |  |

#### Table 3. DS92LV0412 Configuration Modes

# BIT MAPPING SELECT

The DS92LV0411 and DS92LV0412 can be configured to accept the LVDS parallel data with 2 different mapping schemes: LSBs on RxIN[3] shown in Figure 22 or MSBs on RxIN[3] shown in Figure 23. The user selects which mapping scheme is controlled by MAPSEL pin or by Register.

#### NOTE

While the LVDS interface has 28 bits defined, only 27 bits are recovered by the Ser and sent to the Des. This supports 24 bit RGB plus the three video control signals. The 28th bit is not sampled, sent or recovered.

Texas Instruments

SNLS331B-MAY 2010-REVISED APRIL 2013

www.ti.com



Figure 23. 8-bit Channel Link Mapping: MSB's on RxIN3



www.ti.com

# **VIDEO CONTROL SIGNAL FILTER**

The three control bits can be used to communicate any low speed signal. The most common use for these bits is in the display or machine vision applications. In a display application these bits are typically assigned as: Bit 26 - DE, Bit 24 - HS, Bit 25 - VS. In the machine vision standard, Camera Link, these bits are typically assigned: Bit 26 - DVAL, Bit 24 - LVAL, Bit 25 - FVAL.

When operating the devices in Normal Mode, the Video Control Signals (DE, HS, VS) have the following restrictions:

- Normal Mode with Control Signal Filter Enabled:
  - DE and HS Only 2 transitions per 130 clock cycles are transmitted, the transition pulse must be 3 PCLK or longer.
- Normal Mode with Control Signal Filter Disabled:
  - DE and HS Only 2 transitions per 130 clock cycles are transmitted, no restriction on minimum transition pulse.
- VS Only 1 transition per 130 clock cycles are transmitted, minimum pulse width is 130 clock cycles.

Video Control Signals are defined as low frequency signals with limited transitions. Glitches of a control signal can cause a visual display error. This feature allows for the chipset to validate and filter out any high frequency noise on the control signals. See Figure 24.



Figure 24. Video Control Signal Filter Wavefrom

## SERIALIZER FUNCTIONAL DESCRIPTION

The Ser converts a Channel Link LVDS clock and data bus (4 LVDS data channels + 1 LVDS clock) to a single serial output data stream, and also acts as a signal generator for the chipset Built In Self Test (BIST) mode. The device can be configured via external pins or through the optional serial control bus. The Ser features enhanced signal quality on the link by supporting: a selectable VOD level, a selectable de-emphasis signal conditioning and also the Channel Link II data coding that provides randomization, scrambling, and DC Balanacing of the data. The Ser includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the serial data and also the system spread spectrum clock support. The Ser features power saving features with a sleep mode, auto stop clock feature, and optional 1.8 V or 3.3V I/O compatibility.

See also the Functional Description of the chipset's serial control bus and BIST modes.

Copyright © 2010–2013, Texas Instruments Incorporated



www.ti.com

### **EMI REDUCTION FEATURES**

#### **Data Randomization & Scrambling**

Channel Link II Ser / Des feature a 3 step encoding process which enables the use of AC coupled interconnects and also helps to manage EMI. The serializer first passes the parallel data through a scrambler which randomizes the data. The randomized data is then DC balanced. The DC balanced and randomized data then goes through a bit shuffling circuit and is transmitted out on the serial line. This encoding process helps to prevent static data patterns on the serial stream. The resulting frequency content of the serial stream ranges from the parallel clock frequency to the nyquist rate. For example, if the Ser / Des chip set is operating at a parallel clock frequency of 50 MHz, the resulting frequency content of serial stream ranges from 50 MHz to 700 MHz (50 MHz \* 28 bits = 1.4 Gbps / 2 = 700 MHz).

# Ser — Spread Spectrum Compatibility

The RxCLKIN of the Channel Link input is capable of tracking spread spectrum clocking (SSC) from a host source. The RxCLKIN will accept spread spectrum tracking up to 35kHz modulation and  $\pm 0.5$ ,  $\pm 1$  or  $\pm 2\%$  deviations (center spread). The maximum conditions for the RxCLKIN input are: a modulation frequency of 35kHz and amplitude deviations of  $\pm 2\%$  (4% total).

## SER — INTEGRATED SIGNAL CONDITIONING FEATURES

### Ser — VOD Select (VODSEL)

The DS92LV0411 differential output voltage may be increased by setting the VODSEL pin High. When VODSEL is Low, the DC VOD is at the standard (default) level. When VODSEL is High, the DC VOD is increased in level. The increased VOD is useful in extremely high noise environments and also on extra long cable length applications. When using de-emphasis it is recommended to set VODSEL = H to avoid excessive signal attenuation especially with the larger de-emphasis settings. This feature may be controlled by the external pin or by register.

| Input  | Effect    |              |  |
|--------|-----------|--------------|--|
| VODSEL | VOD<br>mV | VOD<br>mVp-p |  |
| Н      | ±450      | 900          |  |
| L      | ±300      | 600          |  |

#### Table 4. Ser — Differential Output Voltage

#### Ser — De-Emphasis (De-Emph)

The De-Emph pin controls the amount of de-emphasis beginning one full bit time after a logic transition that the device drives. This is useful to counteract loading effects of long or lossy cables. This pin should be left open for standard switching currents (no de-emphasis) or if controlled by register. De-emphasis is selected by connecting a resistor on this pin to ground, with R value between 0.5 k $\Omega$  to 1 M $\Omega$ , or by register setting. When using De-Emphasis it is recommended to set VODSEL = H.

| Table 5. De-Emphasis Resistor | Value |
|-------------------------------|-------|
|-------------------------------|-------|

| Resistor Value (kΩ) | De-Emphasis Setting |
|---------------------|---------------------|
| Open                | Disabled            |
| 0.6                 | - 12 dB             |
| 1.0                 | - 9 dB              |
| 2.0                 | - 6 dB              |
| 5.0                 | - 3 dB              |

#### www.ti.com



Figure 25. De-Emph vs. R value

## POWER SAVING FEATURES

#### Ser — Power Down Feature (PDB)

The DS92LV0411 has a PDB input pin to ENABLE or POWER DOWN the device. This pin is controlled by the host and is used to save power, disabling the link when the display is not needed. In the POWER DOWN mode, the high-speed driver outputs are both pulled to VDD and present a 0V VOD state. Note – in POWER DOWN, the optional Serial Bus Control Registers are **RESET**.

#### Ser — Stop Clock Feature

The DS92LV0411 will enter a low power SLEEP state when the RxCLKIN is stopped. A STOP condition is detected when the input clock frequency is less than 3 MHz. The clock should be held at a static Low or high state. When the RxCLKIN starts again, the device will then lock to the valid input RxCLKIN and then transmits the RGB data to the desializer. Note – in STOP CLOCK SLEEP, the optional Serial Bus Control Registers values are **RETAINED**.

#### 1.8V or 3.3V VDDIO Operation

The DS92LV0411 parallel control pin bus can operate with 1.8 V or 3.3 V levels ( $V_{DDIO}$ ) for host compatibility. The 1.8 V levels will offer a system power savings.

#### **OPTIONAL SERIAL BUS CONTROL**

Please see the following section on the Optional Serial Bus Control Interface.

## **OPTIONAL BIST MODE**

Please see the following section on the chipset **BIST** Mode for details.



www.ti.com

### **Deserializer Functional Description**

The Des converts a single input serial data stream to a wide parallel output bus, and also provides a signal check for the chipset Built In Self Test (BIST) mode. The device can be configured via external pins and strap pins or through the optional serial control bus. The Des features enhance signal quality on the link with an integrated equalizer on the serial input and Channel Link II data encoding which provides randomization, scrambling, and DC balanacing of the data. The Des includes multiple features to reduce EMI associated with data transmission. This includes the randomization and scrambling of the data, the output spread spectrum clock generation (SSCG) support. The Des features power saving features with a power down mode, and optional LVCMOS (1.8 V) interface compatibility.

### **OSCILLATOR OUTPUT — OPTIONAL**

The DS92LV0412 provides an optional TxCLKOUT when the input clock (serial stream) has been lost. This is based on an internal oscillator. The frequency of the oscillator may be selected. This feature may be controlled by the external pin or through the registers.

# Clock-DATA RECOVERY STATUS FLAG (LOCK), OUTPUT ENABLE (OEN) and OUTPUT STATE SELECT (OSS\_SEL)

When PDB is driven HIGH, the CDR PLL begins locking to the serial input, LOCK is LOW and the Channel Link interface state is determined by the state of the OSS\_SEL pin.

After the DS92LV0412 completes its lock sequence to the input serial data, the LOCK output is driven HIGH, indicating valid data and clock recovered from the serial input is available on the Channel Link outputs. The TxCLKOUT output is held at its current state at the change from OSC\_CLK (if this is enabled via OSC\_SEL) to the recovered clock (or vice versa). Note that the Channel Link outputs may be held in an inactive state (Tri-State®) through the use of the Output Enable pin (OEN).

If there is a loss of clock from the input serial stream, LOCK is driven LOW and the state of the outputs are based on the OSS\_SEL setting (configuration pin or register).

| INPUTS |     |         | OUTPUTS | OUTPUTS                                                                                                   |  |  |
|--------|-----|---------|---------|-----------------------------------------------------------------------------------------------------------|--|--|
| PDB    | OEN | OSS_SEL | LOCK    | OTHER OUTPUTS                                                                                             |  |  |
| L      | X   | x       | x       | TxCLKOUT is Tri-State<br>TxOUT[3:0] are Tri-State<br>PASS is Tri-State                                    |  |  |
| L      | X   | L       | L       | TxCLKOUT is Tri-State<br>TxOUT[3:0] are Tri-State<br>PASS is HIGH                                         |  |  |
| Н      | L   | Н       | L       | TxCLKOUT is Tri-State<br>TxOUT[3:0] are Tri-State<br>PASS is Tri-State                                    |  |  |
| Н      | Н   | Н       | L       | TxCLKOUT is Tri-State or OSC Output through Register bit<br>TxOUT[3:0] are Tri-State<br>PASS is Tri-State |  |  |
| Н      | L   | X       | Н       | TxCLKOUT is Tri-State<br>TxOUT[3:0] are Tri-State<br>PASS is HIGH                                         |  |  |
| Н      | Н   | x       | Н       | TxCLKOUT is Active<br>TxOUT[3:0] are Active<br>PASS is Active<br>(Normal operating mode)                  |  |  |

#### Table 6. Des Output State Table



www.ti.com

#### DES — INTEGRATED SIGNAL CONDITIONING FEATURES — DES

#### Des — Common Mode Filter Pin (CMF) — Optional

The Des provides access to the center tap of the internal termination. A capacitor may be placed on this pin for additional common-mode filtering of the differential pair. This can be useful in high noise environments for additional noise rejection capability. A 0.1µF capacitor may be connected to this pin to Ground.

#### Des — Input Equalizer Gain (EQ)

The Des can enable receiver input equalization of the serial stream to increase the eye opening to the Des input. Note this function cannot be seen at the RxIN+/- input. The equalization feature may be controlled by the external pin or by register.

#### Table 7. Receiver Equalization Configuration Table

| EQ (Strap Option) | Effect  |
|-------------------|---------|
| L                 | ~1.5 dB |
| Н                 | ~13 dB  |

#### **EMI REDUCTION FEATURES**

#### Des — VOD Select (VODSEL)

The differential output voltage of the Channel Link interface is controlled by the VODSEL input.

#### Table 8. Des — Differential Output Voltage Table

| VODSEL | Result                        |
|--------|-------------------------------|
| L      | VOD is 250 mV TYP (500 mVp-p) |
| Н      | VOD is 400 mV TYP (800 mVp-p) |

#### Des — SSCG Generation — Optional

The Des provides an internally generated spread spectrum clock (SSCG) to modulate its outputs. Both clock and data outputs are modulated. This will aid to lower system EMI. Output SSCG deviations to  $\pm 2\%$  (4% total) at up to 100 kHz modulations is available. See Switching Characteristics Table. This feature may be controlled by external STRAP pins or by register. The LFMODE setting should be set appropriately if the SSCG is being used. Set LFMODE HIGH if the clock frequency is between 5 MHz and 20 MHz. Set LFMODE LOW if teh clock frequency is between 20 MHz and 50 MHz.

#### Table 9. SSCG Configuration (LF MODE = L) — Des Output

| SSC[2:0] Inputs<br>LF_MODE = L (20 — 55 MHz) |      | Result |          |            |
|----------------------------------------------|------|--------|----------|------------|
| SSC2                                         | SSC1 | SSC0   | fdev (%) | fmod (kHz) |
| L                                            | L    | L      | OFF      | OFF        |
| L                                            | L    | Н      | ±0.9     | CLK/2168   |
| L                                            | н    | L      | ±1.2     |            |
| L                                            | Н    | Н      | ±1.9     |            |
| Н                                            | L    | L      | ±2.3     |            |
| Н                                            | L    | Н      | ±0.7     | CLK/1300   |
| Н                                            | Н    | L      | ±1.3     |            |
| Н                                            | Н    | Н      | ±1.7     |            |



www.ti.com

SNLS331B-MAY 2010-REVISED APRIL 2013

Table 10. SSCG Configuration (LF MODE = H) — Des Output

| SSC[2:0] Inputs<br>LF_MODE = H (5 — 20<br>MHz) |      |      | Result   |            |
|------------------------------------------------|------|------|----------|------------|
| SSC2                                           | SSC1 | SSC0 | fdev (%) | fmod (kHz) |
| L                                              | L    | L    | OFF      | OFF        |
| L                                              | L    | Н    | ±0.7     | CLK/625    |
| L                                              | Н    | L    | ±1.3     |            |
| L                                              | Н    | Н    | ±1.8     |            |
| Н                                              | L    | L    | ±2.2     |            |
| Н                                              | L    | Н    | ±0.7     | CLK/385    |
| Н                                              | Н    | L    | ±1.2     |            |
| Н                                              | Н    | Н    | ±1.7     |            |



Figure 26. SSCG Waveform

## **Power Saving Features**

#### Des — Power Down Feature (PDB)

The DS92LV0412 has a PDB input pin to ENABLE or POWER DOWN the device. This pin is controlled by the host and is used to save power, disabling the Des when the display is not needed. An auto detect mode is also available. In this mode, the PDB pin is tied HIGH and the Des will enter POWER DOWN when the serial stream stops. When the serial stream starts up again, the Des will lock to the input stream and assert the LOCK pin and output valid data. In the POWER DOWN mode, the LVDS data and clock output states are determined by the OSS\_SEL status. Note – in POWER DOWN, the optional Serial Bus Control Registers are **RESET**.

#### Des — Stop Stream SLEEPFeature

The DS92LV0412 will enter a low power SLEEP state when the input serial stream is stopped. A STOP condition is detected when the embedded clock bits are not present. When the serial stream starts again, the Des will then lock to the incoming signal and recover the data. Note – in STOP CLOCK SLEEP, the optional Serial Bus Control Registers values are **RETAINED**.

### 1.8V or 3.3V VDDIO Operation

The DS92LV0412 parallel control bus can operate with 1.8 V or 3.3 V levels ( $V_{DDIO}$ ) for host compatibility. The 1.8 V levels will offer a system power savings.



www.ti.com

# Built In Self Test (BIST)

An optional At-Speed Built In Self Test (BIST) feature supports the testing of the high-speed serial link. This is useful in the prototype stage, equipment production, in-system test and also for system diagnostics. In the BIST mode only a input clock is required along with control to the Ser and Des BISTEN input pins. The Ser outputs a test pattern (PRBS7) and drives the link at speed. The Des detects the PRBS7 pattern and monitors it for errors. A PASS output pin toggles to flag any payloads that are received with 1 to 24 errors. Upon completion of the test, the result of the test is held on the PASS output until reset (new BIST test or Power Down). A high on PASS indicates NO ERRORS were detected. A Low on PASS indicates one or more errors were detected. The duration of the test is controlled by the pulse width applied to the Des BISTEN pin.

Inter-operability is supported between this Channel Link II device and all reverse compatible devices— see respective datasheets for details on entering BIST mode and control.

#### Sample BIST Sequence

See Figure 27 for the BIST mode flow diagram.

**Step 1:** Place the serializer in BIST Mode by setting Ser BISTEN = H. The BIST Mode is enabled via the BISTEN pin. An RxCLKIN is required for all the Ser options. When the deserializer detects the BIST mode pattern and command the parallel data and control signal outputs are shut off.

**Step 2:** Place the deserializer in BIST mode by setting the BISTEN = H. The Des is now in the BIST mode and checks the incoming serial payloads for errors. If an error in the payload (1 to 24) is detected, the PASS pin will switch low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate.

**Step 3:** To Stop the BIST mode, the deserializer BISTEN pin is set Low. The deserializer stops checking the data and the final test result is held on the PASS pin. If the test ran error free, the PASS output will be High. If there was one or more errors detected, the PASS output will be Low. The PASS output state is held until a new BIST is run, the device is RESET, or Powered Down. The BIST duration is user controlled by the duration of the BISTEN signal.

**Step 4:** To return the link to normal operation, the ser and des BISTEN input are set Low. The Link returns to normal operation.

Figure 28 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases it is difficult to generate errors due to the robustness of the link (differential data transmission etc.), thus they may be introduced by greatly extending the cable length, faulting the interconnect, reducing signal condition enhancements (De-Emphasis, VODSEL, or deserializer Equalization).



Figure 27. BIST Mode Flow Diagram

SNLS331B-MAY 2010-REVISED APRIL 2013



www.ti.com

### **BER Calculations**

It is possible to calculate the approximate Bit Error Rate (BER). The following is required:

- Pixel Clock Frequency (MHz)
- BIST Duration (seconds)
- BIST test Result (PASS)

The BER is less than or equal to one over the product of 24 times the RxCLKIN rate times the test duration. If we assume a 65MHz RxCLKIN, a 10 minute (600 second) test, and a PASS, the BERT is  $\leq$  1.07 X 10E-12

The BIST mode runs a check on the data payload bits. The LOCK pin also provides a link status. It the recovery of the C0 and C1 bits does not reconstruct the expected clock signal, the LOCK pin will switch Low. The combination of the LOCK and At-Speed BIST PASS pin provides a powerful tool for system evaluation and performance monitoring.



Figure 28. BIST Waveforms

Copyright © 2010–2013, Texas Instruments Incorporated



#### **Optional Serial Bus Control**

The DS92LV0411 and DS92LV0412 may be configured by the use of a serial control bus that is I2C protocol compatible. By default, the I2C reg\_0x00'h is set to 00'h and all configuration is set by control/strap pins. A write of 01'h to reg\_0x00'h will enable/allow configuration by registers; this will override the control/strap pins. Multiple devices may share the serial control bus since multiple addresses are supported. See Figure 29.

The serial bus is comprised of three pins. The SCL is a Serial Bus Clock Input. The SDA is the Serial Bus Data Input / Output signal. Both SCL and SDA signals require an external pull up resistor to  $V_{DDIO}$ . For most applications a 4.7 k $\Omega$  pull up resistor to 3.3V may be used. The resistor value may be adjusted for capacitive loading and data rate requirements. The signals are either pulled High, or driven Low.



Figure 29. Serial Control Bus Connection

The third pin is the ID[X] pin. This pin sets one of four possible device addresses. Three different connections are possible. The pin may be pulled to  $V_{DD}$  (**1.8V, NOT V**<sub>DDIO</sub>)) with a 10 k $\Omega$  resistor. Or a 10 k $\Omega$  pull up resistor (to  $V_{DD}$ **1.8V, NOT V**<sub>DDIO</sub>)) and a pull down resistor of the recommended value to set other three possible addresses may be used. See Table 11.

The Serial Bus protocol is controlled by START, START-Repeated, and STOP phases. A START occurs when SCL transitions Low while SDA is High. A STOP occurs when SDA transition High while SCL is also HIGH. See Figure 30.



Figure 30. START and STOP Conditions



#### SNLS331B-MAY 2010-REVISED APRIL 2013

To communicate with a remote device, the host controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit (ACK). If a slave on the bus is addressed correctly, it Acknowledges (ACKs) the master by driving the SDA bus low. If the address doesn't match a device's slave address, it Not-acknowledges (NACKs) the master by letting SDA be pulled High. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus. All communication on the bus begins with either a Start condition or a Repeated Start condition. All communication on the bus ends with a Stop condition. A READ is shown in Figure 31 and a WRITE is shown in Figure 32.

If the Serial Bus is not required, the three pins may be left open (NC).

| Resistor<br>RID kΩ | Address<br>7'b      | Address<br>8'b<br>0 appended<br>(WRITE) |
|--------------------|---------------------|-----------------------------------------|
| 0.47               | 7b' 110 1001 (h'69) | 8b' 1101 0010 (h'D2)                    |
| 2.7                | 7b' 110 1010 (h'6A) | 8b' 1101 0100 (h'D4)                    |
| 8.2                | 7b' 110 1011 (h'6B) | 8b' 1101 0110 (h'D6)                    |
| Open               | 7b' 110 1110 (h'6E) | 8b' 1101 1100 (h'DC)                    |

#### Table 11. ID[x] Resistor Value – DS92LV0411

#### Table 12. ID[x] Resistor Value – DS92LV0412

| Resistor<br>RID kΩ | Address<br>7'b      | Address<br>8'b<br>0 appended<br>(WRITE) |
|--------------------|---------------------|-----------------------------------------|
| 0.47               | 7b' 111 0001 (h'71) | 8b' 1110 0010 (h'E2)                    |
| 2.7                | 7b' 111 0010 (h'72) | 8b' 1110 0100 (h'E4)                    |
| 8.2                | 7b' 111 0011 (h'73) | 8b' 1110 0110 (h'E6)                    |
| Open               | 7b' 111 0110 (h'76) | 8b' 1110 1100 (h'EC)                    |

**Register Address** Slave Address Slave Address Data

Figure 31. Serial Control Bus - READ



Figure 32. Serial Control Bus - WRITE



#### SNLS331B-MAY 2010-REVISED APRIL 2013

## Table 13. DS92LV0411 SERIALIZER — Serial Bus Control Registers

| ADD   | ADD   | Register Name          | Bit(s) | R/W | Defau       | Function | Description                                                                                                                                                             |
|-------|-------|------------------------|--------|-----|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) |                        |        |     | lt<br>(bin) |          |                                                                                                                                                                         |
| 0     | 0     | Ser Config 1           | 7      | R/W | 0           | Reserved | Reserved                                                                                                                                                                |
|       |       |                        | 6 R/W  |     | 0           | MAPSEL   | 0: LSB on RxIN3<br>1: MSB on RxIN3                                                                                                                                      |
|       |       |                        | 5      | R/W | 0           | VODSEL   | 0: Low<br>1: High                                                                                                                                                       |
|       |       |                        | 4      |     | 0           | Reserved | Reserved                                                                                                                                                                |
|       |       |                        | 3:2    | R/W | 00          | CONFIG   | 00: Control Signal Filter Disabled<br>01: Control Signal Filter Enabled<br>10: <b>Reserved</b><br>11: <b>Reserved</b>                                                   |
|       |       |                        | 1      | R/W | 0           | SLEEP    | Note – not the same function as PowerDown (PDB)<br>0: normal mode<br>1: Sleep Mode – <b>Register settings retained.</b>                                                 |
|       |       |                        | 0      | R/W | 0           | REG      | 0: Configurations set from control pins<br>1: Configuration set from registers (except I2C_ID)                                                                          |
| 1     | 1     | Device ID              | 7      | R/W | 0           | REG ID   | 0: Address from ID[X] Pin<br>1: Address from Register                                                                                                                   |
|       |       |                        | 6:0    | R/W | 11010<br>00 | ID[X]    | Serial Bus Device ID, IDs are:<br>7b '1101 001 (h'69)<br>7b '1101 010 (h'6A)<br>7b '1101 011 (h'6B)<br>7b '1101 110 (h'6E)<br>All other addresses are <b>Reserved</b> . |
| 2     | 2     | De-Emphasis<br>Control | 7:5    | R/W |             |          | 001: -1 dB<br>010: -2 dB<br>011: -3.3 dB<br>100: -5 dB<br>101: -6.7 dB<br>110: -9 dB                                                                                    |
|       |       |                        | 4      | R/W | 0           | De-E EN  | 0: De-Emphasis Enabled<br>1: De-Emphasis Disabled                                                                                                                       |
|       |       |                        | 3:0    | R/W | 000         | Reserved | Reserved                                                                                                                                                                |

## DS92LV0411, DS92LV0412



#### SNLS331B-MAY 2010-REVISED APRIL 2013

www.ti.com

## Table 14. DS92LV0412 DESERIALIZER — Serial Bus Control Registers

| ADD<br>(dec) | ADD<br>(hex) | Register Name  | Bit(s) | R/W | Defau<br>It<br>(bin) | Function    | Description                                                                                                                                                                    |
|--------------|--------------|----------------|--------|-----|----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | 0            | Des Config 1   | 7      | R/W | 0                    | LFMODE      | SSCG Mode — low frequency support<br>0: 20 to 65 MHz Operation<br>1: 10 to 20 MHz Operation                                                                                    |
|              |              |                | 6      | R/W | 0                    | MAPSEL      | Channel Link Map Select<br>0: LSB on TxOUT3+/-<br>1: MSB on TxOUT3+/-                                                                                                          |
|              |              |                | 5      | R/W | 0                    | Reserved    | Reserved                                                                                                                                                                       |
|              |              |                | 4      | R/W | 0                    | Reserved    | Reserved                                                                                                                                                                       |
|              |              |                | 3:2    | R/W | 00                   | CONFIG      | 00: Control Signal Filter Disabled<br>01: Control Signal Filter Enabled<br>10: <b>Reserved</b><br>11: <b>Reserved</b>                                                          |
|              |              |                | 1      | R/W | 0                    | SLEEP       | Note – not the same function as PowerDown (PDB)<br>0: normal mode<br>1: Sleep Mode – <b>Register settings retained.</b>                                                        |
|              |              |                | 0      | R/W | 0                    | REG Control | <ul><li>0: Configurations set from control pins</li><li>1: Configuration set from registers (except I2C_ID)</li></ul>                                                          |
| 1            | 1            | Device ID      | 7      | R/W | 0                    | REG ID      | 0: Address from ID[X] Pin<br>1: Address from Register                                                                                                                          |
|              |              |                | 6:0    | R/W | 11100<br>00          | ID[X]       | Serial Bus Device ID, IDs are:<br>7b' 111 0001 (h'71)<br>7b' 111 0010 (h'72)<br>7b' 111 0011 (h'73)<br>7b' 111 0110 (h'76)<br>All other addresses are <b><i>Reserved</i></b> . |
| 2            | 2            | Des Features 1 | 7      | R/W | 0                    | OEN         | Output Enable Input<br>(See Table 6)                                                                                                                                           |
|              |              |                | 6      | R/W | 0                    | OSS_SEL     | Output Sleep State Select<br>(See Table 6)                                                                                                                                     |
|              |              |                | 5:4    | R/W | 00                   | Reserved    | Reserved                                                                                                                                                                       |
|              |              |                | 3      | R/W | 0                    | VODSEL      | LVDS Driver Output Voltage Select<br>0: LVDS VOD is ±250 mV, 500 mVp-p (typ)<br>1: LVDS VOD is ±400 mV, 800 mVp-p (typ)                                                        |
|              |              |                | 2:0    | R/W | 000                  | OSC_SEL     | 000: OFF<br>001: <b>RESERVED</b><br>010: 25 MHz ±40%<br>011: 16.7 MHz ±40%<br>100: 12.5 MHz ±40%<br>101: 10 MHz ±40%<br>110: 8.3 MHz ±40%<br>111: 6.3MHz ±40%                  |



SNLS331B-MAY 2010-REVISED APRIL 2013

## Table 14. DS92LV0412 DESERIALIZER — Serial Bus Control Registers (continued)

| ADD<br>(dec) | ADD<br>(hex) | Register Name  | Bit(s) | R/W | Defau<br>It<br>(bin) | Function  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|--------------|----------------|--------|-----|----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 3            | Des Features 2 | 7:5    | R/W | 000                  | EQ Gain   | 000: ~1.625 dB<br>001: ~3.25 dB<br>010: ~4.87 dB<br>011: ~6.5 dB<br>100: ~8.125 dB<br>101: ~9.75 dB<br>110: 11.375 dB<br>111: 13 dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |              |                | 4      | R/W | 0                    | EQ Enable | 0: EQ = disabled<br>1: EQ = enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |              |                | 3      | R/W | 0                    | Reserved  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              |              |                | 2:0    | R/W | 000                  | SSC       | IF LFMODE = 0 then:<br>000: SSCG OFF<br>001: fdev = $\pm 0.9\%$ , fmod = CLK/2168<br>010: fdev = $\pm 1.2\%$ , fmod = CLK/2168<br>011: fdev = $\pm 1.9\%$ , fmod = CLK/2168<br>100: fdev = $\pm 2.3\%$ , fmod = CLK/2168<br>101: fdev = $\pm 1.3\%$ , fmod = CLK/1300<br>110: fdev = $\pm 1.3\%$ , fmod = CLK/1300<br>IF LFMODE = 1, then:<br>001: fdev = $\pm 1.3\%$ , fmod = CLK/625<br>010: fdev = $\pm 1.3\%$ , fmod = CLK/625<br>011: fdev = $\pm 1.8\%$ , fmod = CLK/625<br>100: fdev = $\pm 1.8\%$ , fmod = CLK/625<br>101: fdev = $\pm 1.8\%$ , fmod = CLK/625<br>101: fdev = $\pm 1.2\%$ , fmod = CLK/385<br>110: fdev = $\pm 1.2\%$ , fmod = CLK/385<br>111: fdev = $\pm 1.7\%$ , fmod = CLK/385 |

SNLS331B-MAY 2010-REVISED APRIL 2013



www.ti.com

## **APPLICATIONS INFORMATION**

### **DISPLAY APPLICATION**

The DS92LV0411 and DS92LV0412 chipset is intended for interface between a host (graphics processor) and a Display. It supports an 24-bit color depth (RGB888) and up to 1024 X 768 display formats. In a RGB888 application, 24 color bits (R[7:0], G[7:0]), Pixel Clock (PCLK) and three control bits (VS, HS and DE) are supported across the serial link with PCLK rates from 5 to 50 MHz. The chipset may also be used in 18-bit color applications. In this application three to six general purpose signals may also be sent from host to display.

### DS92LV0411 TYPICAL APPLICATION CONNECTION

Figure 33 shows a typical application of the DS92LV0411 for a 50 MHz 24-bit Color Display Application. The LVDS inputs require external 100 ohm differential termination resistors. The CML outputs require 0.1  $\mu$ F AC coupling capacitors to the line. The line driver includes internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1  $\mu$ F capacitors and a 4.7  $\mu$ F capacitor should be used for local device bypassing. System GPO (General Purpose Output) signals control the PDB and BISTEN pins. The application assumes the companion deserializer (DS92LV0412) therefore the configuration pins are also both tied Low. In this example the cable is long, therefore the VODSEL pin is tied High and a De-Emphasis value is selected by the resistor R1. The interface to the host is with 1.8 V LVCMOS levels, thus the VDDIO pin is connected also to the 1.8V rail. The Optional Serial Bus Control is not used in this example, thus the SCL, SDA and ID[x] pins are left open. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable. Bypass capacitors are placed near the power supply pins. Ferrite beads are placed on the power lines for effective noise suppression.



Figure 33. DS92LV0411 Typical Connection Diagram



#### SNLS331B-MAY 2010-REVISED APRIL 2013

#### www.ti.com

#### DS92LV0412 TYPICAL APPLICATION CONNECTION

Figure 34 shows a typical application of the DS92LV0412 for a 50 MHz 24-bit Color Display Application. The CML inputs require 0.1  $\mu$ F AC coupling capacitors to the line. The line driver includes internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1  $\mu$ F capacitors and a 4.7  $\mu$ F capacitor should be used for local device bypassing. System GPO (General Purpose Output) signals control the PDB and BISTEN pins. The application assumes the companion deserializer (DS92LV0412) therefore the configuration pins are also both tied Low. The interface to the host is with 1.8 V LVCMOS levels, thus the VDDIO pin is connected also to the 1.8V rail. The Optional Serial Bus Control is not used in this example, thus the SCL, SDA and ID[x] pins are left open. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable. Bypass capacitors are placed near the power supply pins. Ferrite beads are placed on the power lines for effective noise suppression.



Figure 34. DS92LV0412 Typical Connection Diagram



#### SNLS331B-MAY 2010-REVISED APRIL 2013

### POWER UP REQUIREMENTS AND PDB PIN

The VDD ( $V_{DDn}$  and  $V_{DDIO}$ ) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage. When PDB pin is pulled to  $V_{DDIO}$ , it is recommended to use a 10 k $\Omega$  pull-up and a 22 uF cap to GND to delay the PDB input signal.

#### TRANSMISSION MEDIA

The DS92LV0411 / DS92LV0412 and their companion deserializer/serializer chipset is intended to be used in a point-to-point configuration, through a PCB trace, twisted pair or coaxial cables. The DS92LV0411 requires external parallel LVDS termination, but provides internal serial lane terminations to provide a clean signaling environment. The interconnect for LVDS should present a differential impedance of 100 Ohms. The interconnect for coaxial cables the interconnect should present a differential impedance of 100 Ohms or when configured for coaxial cables the interconnect should present an impedance of 50 Ohms. Use cables and connectors that have matched impedance to minimize impedance discontinuities. Shielded or un-shielded cables may be used depending upon the noise environment and application requirements.

#### LIVE LINK INSERTION

The serializer and deserializer devices support live link or cable hot plug applications. The automatic receiver lock to random data "plug & go" hot insertion capability allows the DS92LV0412 to attain lock to the active data stream during a live cable insertion event.

### ALTERNATE COLOR / DATA MAPPING

Color Mapped data Pin names are provided to specify a recommended mapping for 24-bit and 18-bit Applications. When connecting to earlier generations of Channel Link II deserializer devices, a color mapping review is recommended to ensure the correct connectivity is obtained. Table 15 provides examples for interfacing between DS92LV0411 and different deserializers.

## DS92LV0411, DS92LV0412



www.ti.com

SNLS331B - MAY 2010 - REVISED APRIL 2013

| Channel Link           | Bit Number | RGB (LSB<br>Example) | DS92LV2412           | DS90UR124 | DS99R124Q  | DS90C124           |  |  |  |
|------------------------|------------|----------------------|----------------------|-----------|------------|--------------------|--|--|--|
|                        | Bit 26     | B1                   | B1                   |           |            |                    |  |  |  |
|                        | Bit 25     | B0                   | B0                   |           |            |                    |  |  |  |
| DUNG                   | Bit 24     | G1                   | G1                   |           |            |                    |  |  |  |
| RxIN3                  | Bit 23     | G0                   | G0                   |           | N/A        |                    |  |  |  |
|                        | Bit 22     | R1                   | R1                   |           |            |                    |  |  |  |
|                        | Bit 21     | R0                   | R0                   |           |            |                    |  |  |  |
|                        | Bit 20     | DE                   | DE                   | ROUT20    |            | ROUT20             |  |  |  |
| -                      | Bit 19     | VS                   | VS                   | ROUT19    |            | ROUT19             |  |  |  |
|                        | Bit 18     | HS                   | HS                   | ROUT18    |            | ROUT18             |  |  |  |
| RxIN2                  | Bit 17     | B7                   | B7                   | ROUT17    | TxOUT2     | ROUT17             |  |  |  |
| -                      | Bit 16     | B6                   | B6ROUT10             | ROUT16    | T          | ROUT16             |  |  |  |
|                        | Bit 15     | B5                   | B5                   | ROUT15    | T          | ROUT15             |  |  |  |
|                        | Bit 14     | B4                   | B4                   | ROUT14    | T          | ROUT14             |  |  |  |
| RxIN1                  | Bit 13     | B3                   | B3                   | ROUT13    | +          | ROUT13             |  |  |  |
|                        | Bit 12     | B2                   | B2 ROUT12            |           | ROUT12     |                    |  |  |  |
|                        | Bit 11     | G7                   | G7                   | ROUT11    | TxOUT1     | ROUT11             |  |  |  |
|                        | Bit 10     | G6                   | G6                   | ROUT10    |            | ROUT10             |  |  |  |
|                        | Bit 9      | G5                   | G5                   | ROUT9     |            | ROUT9              |  |  |  |
|                        | Bit 8      | G4                   | G4                   | ROUT8     |            | ROUT8              |  |  |  |
|                        | Bit 7      | G3                   | G3                   | ROUT7     | T          | ROUT7              |  |  |  |
|                        | Bit 6      | G2                   | G2                   | ROUT6     |            | ROUT6              |  |  |  |
|                        | Bit 5      | R7                   | R7                   | ROUT5     | T          | ROUT5              |  |  |  |
|                        | Bit 4      | R6                   | R6                   | ROUT4     |            | ROUT4              |  |  |  |
| RxIN0                  | Bit 3      | R5                   | R5                   | ROUT3     | TxOUT0     | ROUT3              |  |  |  |
|                        | Bit 2      | R4                   | R4                   | ROUT2     | T          | ROUT2              |  |  |  |
|                        | Bit 1      | R3                   | R3                   | ROUT1     |            | ROUT1              |  |  |  |
|                        | Bit 0      | R2                   | R2                   | ROUT0     |            | ROUT0              |  |  |  |
|                        |            |                      |                      | ROUT23    | OS2        | ROUT23             |  |  |  |
|                        | N/A        |                      | N/A                  | ROUT22    | OS1        | ROUT22             |  |  |  |
|                        |            |                      |                      | ROUT21    | OS0        | ROUT21             |  |  |  |
| DS92LV0411<br>Settings | MAPS       | EL = 0               | CONFIG [1:0] =<br>00 | CONFIG    | [1:0] = 10 | CONFIG [1:0]<br>11 |  |  |  |

### Table 15. Serializer Alternate Color / Data Mapping

## DS92LV0411, DS92LV0412

TxOUT2

TxOUT1

TxOUT0

DS92LV0412

Settings



SNLS331B-MAY 2010-REVISED APRIL 2013

Bit 17

Bit 16 Bit 15

Bit 14

Bit 13

Bit 12

Bit 11

Bit 10

Bit 9

Bit 8

Bit 7

Bit 6

Bit 5

Bit 4

Bit 3

Bit 2

Bit 1

Bit 0

N/A

MAPSEL = 0

B7

B6

B5

Β4

B3

B2

G7

G6

G5

G4

G3

G2

R7

R6

R5

R4

R3

R2

www.ti.com

DIN17

DIN16

DIN15 DIN14

DIN13

DIN12

DIN11

DIN10

DIN9

DIN8

DIN7

DIN6

DIN5

DIN4

DIN3

DIN2

DIN1

DIN0

DIN923

DIN922

DIN921

CONFIG [1:0] =

11

|              | Tal        | ble 16. Deseria      | lize | er Alternate Co | lor / Data Mapp | bing      |          |  |  |  |
|--------------|------------|----------------------|------|-----------------|-----------------|-----------|----------|--|--|--|
| Channel Link | Bit Number | RGB (LSB<br>Example) |      | DS92LV2411      | DS90UR241       | DS99R421Q | DS90C241 |  |  |  |
|              | Bit 26     | B1                   |      | B1              |                 |           |          |  |  |  |
|              | Bit 25     | B0                   |      | B0              |                 |           |          |  |  |  |
| TxOUT3       | Bit 24     | G1                   |      | G1              | N/A             |           |          |  |  |  |
| 120013       | Bit 23     | G0                   |      | G0              |                 | IN/A      |          |  |  |  |
|              | Bit 22     | R1                   |      | R1              |                 |           |          |  |  |  |
|              | Bit 21     | R0                   |      | R0              |                 |           |          |  |  |  |
|              | Bit 20     | DE                   |      | DE              | DIN20           |           | DIN20    |  |  |  |
|              | Bit 19     | VS                   |      | VS              | DIN19           |           | DIN19    |  |  |  |
|              | Bit 18     | HS                   |      | HS              | DIN18           |           | DIN18    |  |  |  |

B7

B6ROUT10

B5

Β4

B3

B2

G7

G6

G5

G4

G3

G2

R7

R6

R5

R4

R3

R2

N/A

CONFIG [1:0] =

00

DIN17

DIN16

DIN15

DIN14

DIN13

DIN12

DIN11

DIN10

DIN9

DIN8

DIN7

DIN6

DIN5

DIN4

DIN3

DIN2

DIN1

DIN0

DIN923

DIN922

DIN921

RxIN2

RxIN1

RxIN0

OS2

OS1

OS0

CONFIG [1:0] = 10

Copyright © 2010-2013, Texas Instruments Incorporated



SNLS331B-MAY 2010-REVISED APRIL 2013

www.ti.com

### PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS

Circuit board layout and stack-up for the LVDS devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 uF to 0.1 uF. Tantalum capacitors may be in the 2.2 uF to 10 uF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used.

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. PIN DESCRIPTIONS tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the LVDS lines to prevent coupling from the LVCMOS lines to the LVDS lines. Closely-coupled differential lines of 100 Ohms are typically recommended for LVDS interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Information on the WQFN style package is provided in Application Note: AN-1187 (SNOA401).

### LVDS INTERCONNECT GUIDELINES

See AN-1108 (SNLA008) and AN-905 (SNLA035) for full details.

- Use 100Ω coupled differential pairs
- Use the S/2S/3S rule in spacings
  - S = space between the pair
  - 2S = space between pairs
  - 3S = space to LVCMOS signal
- Minimize the number of vias
- If vias are used, be sure to place vias to ground adjacent to the signal vias to ensure a constant return path for the signal
- Use differential connectors when operating above 500Mbps line speed
- Maintain balance of the traces
- Minimize skew within the pair
- Terminate as close to the TX outputs and RX inputs as possible

TEXAS INSTRUMENTS

www.ti.com

SNLS331B-MAY 2010-REVISED APRIL 2013

### **REVISION HISTORY**

| Cł | nanges from Revision A (April 2013) to Revision B P | age  |
|----|-----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format  | . 45 |



## **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                    |        |              |         |      |         |              | (6)           |                     |              |                |         |
| DS92LV0411SQ/NOPB  | ACTIVE | WQFN         | NJK     | 36   | 1000    | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | LV0411SQ       | Samples |
| DS92LV0411SQE/NOPB | ACTIVE | WQFN         | NJK     | 36   | 250     | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | LV0411SQ       | Samples |
| DS92LV0411SQX/NOPB | ACTIVE | WQFN         | NJK     | 36   | 2500    | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | LV0411SQ       | Samples |
| DS92LV0412SQ/NOPB  | ACTIVE | WQFN         | RHS     | 48   | 1000    | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | LV0412SQ       | Samples |
| DS92LV0412SQE/NOPB | ACTIVE | WQFN         | RHS     | 48   | 250     | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | LV0412SQ       | Samples |
| DS92LV0412SQX/NOPB | ACTIVE | WQFN         | RHS     | 48   | 2500    | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 85    | LV0412SQ       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS92LV0411SQ/NOPB           | WQFN            | NJK                | 36 | 1000 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS92LV0411SQE/NOPB          | WQFN            | NJK                | 36 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS92LV0411SQX/NOPB          | WQFN            | NJK                | 36 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS92LV0412SQ/NOPB           | WQFN            | RHS                | 48 | 1000 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS92LV0412SQE/NOPB          | WQFN            | RHS                | 48 | 250  | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS92LV0412SQX/NOPB          | WQFN            | RHS                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

31-Oct-2024



| All differisions are norminal |              |                 |      |      |             |            |             |
|-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| DS92LV0411SQ/NOPB             | WQFN         | NJK             | 36   | 1000 | 356.0       | 356.0      | 36.0        |
| DS92LV0411SQE/NOPB            | WQFN         | NJK             | 36   | 250  | 208.0       | 191.0      | 35.0        |
| DS92LV0411SQX/NOPB            | WQFN         | NJK             | 36   | 2500 | 356.0       | 356.0      | 36.0        |
| DS92LV0412SQ/NOPB             | WQFN         | RHS             | 48   | 1000 | 356.0       | 356.0      | 36.0        |
| DS92LV0412SQE/NOPB            | WQFN         | RHS             | 48   | 250  | 208.0       | 191.0      | 35.0        |
| DS92LV0412SQX/NOPB            | WQFN         | RHS             | 48   | 2500 | 356.0       | 356.0      | 36.0        |

## **RHS0048A**



## **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RHS0048A**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RHS0048A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# NJK0036A



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated