

LM5125-Q1 JAJSND3 - DECEMBER 2024

# LM5125/1-Q1、広い入力電圧範囲、2相、車載用昇圧コントローラ Vour トラ ッキング

# 1 特長

- 車載アプリケーション向けに AEC-Q100 認証済み – 温度グレード 1:T<sub>A</sub> = –40℃~+125℃
- 機能安全対応 - 機能安全システムの設計に役立つ資料を利用可
- 入力電圧:4.5V~42V
  - V<sub>(BIAS)</sub> ≥4.5V または V<sub>OUT</sub> ≥ 6V の場合、最小 2.5V
- 出力電圧:6V~60V
  - 精度 2%、内部帰還抵抗
  - V<sub>I</sub> > V<sub>OUT</sub> の場合のバイパス動作
  - 動的出力電圧追跡
    - デジタル PWM トラッキング (DTRK)
    - アナログ トラッキング (ATRK)
  - 過電圧保護 (64V、50V、35V、28.5V)
- 低いシャットダウン lo:標準値 2µA (最大値 5µA)
- 低い動作時 Io:標準値 1.4mA (最大値 2mA)
- マルチフェーズ インターリーブ動作によるスタッキング - 外部クロックなしで最大4相
- スイッチング周波数:100kHz~2.2MHz
  - 外部クロックへの同期 (SYNCIN)
  - スイッチング モードを動的に選択可能 (FPWM、ダ イオード エミュレーション)
  - スペクトラム拡散 (DRSS)
- 選択可能なデッドタイム (18ns~200ns)
- 電流センス抵抗、または DCR センシング
- 平均インダクタ電流モニタ
- 平均入力電流制限
  - プログラム可能な電流制限
  - 選択可能な遅延時間
- パワー グッド インジケータ
- プログラム可能な V<sub>I</sub> 低電圧誤動作防止 (UVLO)
- ウェッタブル フランク付きリードレス VQFN-32 パッケ ージ

# 2 アプリケーション

- ハイエンドオーディオ電源
- 電圧安定化モジュール
- スタート ストップ アプリケーション

# 3 概要

LM5125-Q1は、スタッカブル、多相の同期整流昇圧コン トローラで、。このデバイスは、より低い入力電圧または等 しい入力電圧に対してレギュレートされた出力電圧を供給 し、消費電力を節約するため、VIから Vour のバイパスモ ードにも対応しています。2 つのデバイスを外部クロックあ り、または、なしでスタックすることができます。

Vour は、デジタルまたはアナログの ATRK/DTRK 機 能、。V<sub>BIAS</sub> が 4.5V 未満のときは内部 VCC 電源が自動 的に VBIAS から VOUT に切り替わるため、スタートアップ後 V」を最低 2.5V にできます。固定スイッチング周波数は、 RT ピンに接続された抵抗または SYNCIN クロックを使用 して、100kHz と 2.2MHz の間に設定されます。 スイッチン グモード、FPWM、またはダイオードエミュレーションは、 動作中に変更できます。

実装されている保護機能、ピーク電流制限、平均入力電 流制限、平均インダクタ電流のモニタ、過電圧および低電 圧保護、サーマル シャットダウンが、デバイスおよびアプリ ケーションを保護します。

#### パッケージ情報

| 部品番号      | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |
|-----------|----------------------|--------------------------|
| LM5125-Q1 | RHB (VQFN、32)        | 5mm × 5mm                |

- (1) 詳細については、セクション 10 を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ (2)ンも含まれます。







の代表的なアプリケーション



# **Table of Contents**

| 1 | 特長                                   | 1              |
|---|--------------------------------------|----------------|
| 2 | アプリケーション                             | 1              |
| 3 | 概要                                   | 1              |
| 4 | Pin Configuration and Functions      | 4              |
| 5 | Specifications                       | <mark>6</mark> |
|   | 5.1 Absolute Maximum Ratings         | <mark>6</mark> |
|   | 5.2 ESD Ratings                      | <mark>6</mark> |
|   | 5.3 Recommended Operating Conditions | 7              |
|   | 5.4 Thermal Information              | 7              |
|   | 5.5 Electrical Characteristics       | 7              |
|   | 5.6 Timing Requirements              | 12             |
| 6 | Detailed Description                 | 13             |
|   | 6.1 Overview                         | 13             |
|   | 6.2 Functional Block Diagram         | 14             |
|   | 6.3 Feature Description              | 15             |
|   | 6.4 Device Functional Modes          | 29             |
|   |                                      |                |

| 7 Application and Implementation        | 30               |
|-----------------------------------------|------------------|
| 7.1 Application Information             | 30               |
| 7.2 Typical Application                 | <mark>31</mark>  |
| 7.3 Power Supply Recommendations        | 48               |
| 7.4 Layout                              |                  |
| 8 Device and Documentation Support      | 51               |
| 8.1 Documentation Support               | <mark>5</mark> 1 |
| 8.2ドキュメントの更新通知を受け取る方法                   | 51               |
| 8.3 サポート・リソース                           | <mark>5</mark> 1 |
| 8.4 Trademarks                          | <b>5</b> 1       |
| 8.5 静電気放電に関する注意事項                       | 51               |
| 8.6 用語集                                 | <mark>5</mark> 1 |
| 9 Revision History                      | <mark>5</mark> 1 |
| 10 Mechanical, Packaging, and Orderable |                  |
| Information                             | <mark>5</mark> 1 |
| 10.1 Tape and Reel Information          | 52               |
|                                         |                  |



# **4** Pin Configuration and Functions



#### 図 4-1. LM5125-Q1 RHB Package, VQFN 32 Pin (Top View)

#### 表 4-1. Pin Functions

| PIN  |     |   | DESCRIPTION                                                                                                                                                                                                                    |  |  |
|------|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO. |   | DESCRIPTION                                                                                                                                                                                                                    |  |  |
| DLY  | 1   | 0 | Average input current limit delay setting pin. A capacitor from DLY to AGND sets the delay from when $V_{IMON}$ reaches 1V until the average input current limit is enabled.                                                   |  |  |
| SS   | 2   | 0 | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. The device forces diode emulation during soft-start time. |  |  |
| COMP | 3   | 0 | Output of the internal transconductance error amplifier. Connect the loop compensation components between the pin and AGND.                                                                                                    |  |  |
| AGND | 4   | G | Analog ground pin. Connect to the analog ground plane through a wide and short path.                                                                                                                                           |  |  |
| CSN1 | 5   | I | Current sense amplifier input of phase 1. The pin operates as the negative input pin.                                                                                                                                          |  |  |
| CSP1 | 6   | I | Current sense amplifier input of phase 1. The pin operates as the positive input pin. Input to the internal undervoltage lockout for the input voltage.                                                                        |  |  |
| VOUT | 7   | I | Output voltage sensing pin. An internal feedback resistor voltage divider is connected from the pin to AGND. Connect a $0.1\mu$ F local VOUT capacitor from the pin to ground.                                                 |  |  |
| HO1  | 8   | 0 | High-side gate driver output for phase 1. Connect directly to the gate of the high-side N-<br>channel MOSFET through a short, low inductance path.                                                                             |  |  |
| HB1  | 9   | Р | High-side driver supply for bootstrap gate drive for phase 1. Boot diode is internally connected from VCC to the pin. Connect a $0.1\mu$ F capacitor between the pin and SW1.                                                  |  |  |
| SW1  | 10  | Р | Switching node connection for phase 1. Connect directly to the source of the phase 1 high-<br>side N-channel MOSFET.                                                                                                           |  |  |
| LO1  | 11  | 0 | Low-side gate driver output for phase 1. Connect directly to the gate of the low-side N-<br>channel MOSFET through a short, low inductance path.                                                                               |  |  |
| VCC  | 12  | Р | Output of the internal VCC regulator and supply voltage input of the internal MOSFET drivers. Connect a $10\mu$ F capacitor between the pin and PGND.                                                                          |  |  |
| PGND | 13  | G | Power ground connection pin for low-side gate drivers and VCC bias supply.                                                                                                                                                     |  |  |
| LO2  | 14  | 0 | Low-side gate driver output for phase 2. Connect directly to the gate of the low-side N-<br>channel MOSFET through a short, low inductance path.                                                                               |  |  |
| SW2  | 15  | Р | Switching node connection for phase 2. Connect directly to the source of the phase 2 high-side N-channel MOSFET.                                                                                                               |  |  |
| HB2  | 16  | Р | High-side driver supply for bootstrap gate drive for phase 2. Boot diode is internally connected from VCC to the pin. Connect a 0.1µF capacitor between the pin and SW2.                                                       |  |  |

4 資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated



#### 表 4-1. Pin Functions (続き)

| PIN       |     |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME      | NO. |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| HO2       | 17  | 0   | High-side gate driver output for phase 2. Connect directly to the gate of the high-side N-channel MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                         |  |  |
| BIAS      | 18  | Р   | Supply voltage input to the VCC regulator. Connect a $1\mu F$ local BIAS capacitor from the pin to ground.                                                                                                                                                                                                                                                                                             |  |  |
| UVLO/EN   | 19  | I   | Undervoltage lockout programming pin. The converter start-up and shutdown levels can be programmed by connecting this pin to the supply voltage through a resistor divider. If greater than $V_{\text{UVLO-RISING}}$ , phase 1 is enabled.                                                                                                                                                             |  |  |
| CSP2      | 20  | I   | Current sense amplifier input of phase 2. The pin operates as the positive input pin.                                                                                                                                                                                                                                                                                                                  |  |  |
| CSN2      | 21  | I   | Current sense amplifier input of phase 2. The pin operates as the negative input pin.                                                                                                                                                                                                                                                                                                                  |  |  |
| RT        | 22  | 0   | Switching frequency setting pin. The switching frequency is programmed by a single resistor between the pin and AGND. Switching frequency is dynamically programmable during operation.                                                                                                                                                                                                                |  |  |
| SYNCOUT   | 23  | 0   | Clock output pin. SYNCOUT provides a phase shifted clock output, set by the CFG2.pin. SYNCOUT pin can be left floating when not used.                                                                                                                                                                                                                                                                  |  |  |
| SYNCIN    | 24  | I   | External clock synchronization pin. Input for an external clock that overrides the free-<br>running internal oscillator. Connect the SYNCIN pin to ground when not used.                                                                                                                                                                                                                               |  |  |
| CFG2      | 25  | I/O | Device configuration pin. Sets if the device is configured as single, primary or secondary device using the internal or external clock and the Overvoltage Protection Level.                                                                                                                                                                                                                           |  |  |
| CFG1      | 26  | I   | Device configuration pin. Sets the overvoltage protection level, spread spectrum mode, PGOOD configuration and 120% peak current limit latch off.                                                                                                                                                                                                                                                      |  |  |
| CFG0      | 27  | I   | Device configuration pin. Sets the dead time and enables the 20µA ATRK current.                                                                                                                                                                                                                                                                                                                        |  |  |
| PGOOD     | 28  | 0   | Power-good indicator with open-drain output stage. The pin is pulled low when the output voltage is less than the undervoltage threshold or great than the overvoltage threshold based on the CFG1-pin setting. The pin is also pulled low indicating faults (see Power-Good Indicator (PGOOD-pin)). The pin can be left floating if not used.                                                         |  |  |
| MODE      | 29  | I   | Operation mode selection pin selecting DEM or FPWM.                                                                                                                                                                                                                                                                                                                                                    |  |  |
| EN2       | 30  | I   | Enable pin for phase 2.                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ILIM/IMON | 31  | 0   | Input current monitor and average input current limit setting pin. Sources a current proportional to phase 1 and phase 2 differential current sense voltage. A resistor is connected from this pin to AGND.                                                                                                                                                                                            |  |  |
| ATRK/DTRK | 32  | 1   | Output regulation target programming pin. The output voltage regulation target can be programmed by connecting the pin through a resistor to AGND, or by controlling the pin voltage directly with a voltage in the recommended operating range of the pin from 0.2V to 2.0V. A digital PWM signal between 8% to 80% duty cycle sets the output voltage regulation in the recommended operating range. |  |  |
| EP        | -   | G   | Exposed pad of the package. The Exposed pad must be connected to AGND and soldered to a large ground plane to reduce thermal resistance.                                                                                                                                                                                                                                                               |  |  |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.



# **5** Specifications

# 5.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range (unless otherwise specified)<sup>(1)</sup>

|                      |                                                             | MIN  | MAX                | UNIT |  |
|----------------------|-------------------------------------------------------------|------|--------------------|------|--|
|                      | BIAS to AGND                                                | -0.3 | 50                 |      |  |
|                      | UVLO/EN to AGND                                             | -0.3 | BIAS + 0.3         |      |  |
|                      | CSPx to AGND                                                | -0.3 | 50                 |      |  |
|                      | CSPx to CSNx                                                | -0.3 | 0.3                |      |  |
|                      | VOUT to AGND                                                | -0.3 | 65                 |      |  |
|                      | HBx to AGND                                                 | -0.3 | 71                 |      |  |
| Input <sup>(2)</sup> | HBx to SWx                                                  | -0.3 | 5.8 <sup>(3)</sup> | V    |  |
|                      | SWx to AGND                                                 | -0.3 | 65                 |      |  |
|                      | SWx to AGND (100ns)                                         | -5   |                    |      |  |
|                      | CFG1, CFG2, SYNCIN, ATRK/DTRK, DLY, MODE, EN2, CFG0 to AGND | -0.3 | 5.5                |      |  |
|                      | RT to AGND                                                  | -0.3 | 2.5                |      |  |
|                      | PGND to AGND                                                | -0.3 | 0.3                |      |  |
|                      | VCC to AGND                                                 | -0.3 | 5.8 <sup>(3)</sup> |      |  |
| Output(2)            | HOx to SWx (50ns)                                           | -1   |                    | V    |  |
| Output               | LOx to AGND (50ns)                                          | -1   |                    | v    |  |
|                      | PGOOD, SYNCOUT, SS, COMP, ILIM/IMON to AGND                 | -0.3 | 5.5                |      |  |
| Operating junction   | on temperature, T <sub>J</sub> <sup>(4)</sup>               | -40  | 150                | °C   |  |
| Storage tempera      | ture, T <sub>STG</sub>                                      | -55  | 150                | C    |  |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) It is not allowed to apply an external voltage directly to CFG0, CFG1, CFG2, COMP, SS, RT, LOx, HOx pins.

(3) Operating lifetime is derated when the pin voltage is greater than 5.5V.

(4) High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 125°C.

# 5.2 ESD Ratings

|                    |               |                                                                                                                                         |             | VALUE | UNIT |
|--------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|------|
|                    | _             | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>                                                                                 |             | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic | Charged device model (CDM) per AEC 0100 011                                                                                             | All pins    | ±500  | V    |
|                    |               | man-body model (HBM), per AEC Q100-002 <sup>(1)</sup> arged-device model (CDM), per AEC Q100-011           All pins           Corner pi | Corner pins | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



# **5.3 Recommended Operating Conditions**

Over the recommended operating junction temperature range (unless otherwise specified)<sup>(1)</sup>

|                                                                                                      |                                                                           | MIN | NOM MAX             | UNIT |
|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|---------------------|------|
| VI                                                                                                   | Boost Controller Input Voltage (when BIAS $\geq$ 4.5V or VOUT $\geq$ 6V ) | 2.5 | 42                  | V    |
| V <sub>OUT</sub>                                                                                     | Boost Controller Output Voltage                                           | 6   | 60                  | V    |
| V <sub>BIAS</sub>                                                                                    | BIAS Input Voltage                                                        | 4.5 | 42                  | V    |
| V <sub>UVLO/EN</sub>                                                                                 | UVLO/EN Input Voltage                                                     | 0   | 42                  | V    |
| V <sub>EN2</sub>                                                                                     | EN2 Input Voltage                                                         | 0   | 5.25                | V    |
| V <sub>MODE</sub>                                                                                    | MODE Input Voltage                                                        | 0   | 5.25                | V    |
| $\begin{array}{c} V_{\text{CSP1}}, V_{\text{CSN1}}, V_{\text{CSP2}}, \\ V_{\text{CSN2}} \end{array}$ | Current Sense Input Voltage                                               | 2.5 | 42                  | V    |
| V <sub>ATRK</sub>                                                                                    | ATRK Input Voltage                                                        | 0.2 | 2                   | V    |
| V <sub>DTRK</sub>                                                                                    | DTRK Input Voltage                                                        | 0   | 5.25                | V    |
| V <sub>DLY</sub>                                                                                     | DLY Voltage                                                               | 0   | 5.25                | V    |
| V <sub>PGOOD</sub>                                                                                   | PGOOD Voltage                                                             | 0   | 5.25                | V    |
| V <sub>ILIM/IMON</sub>                                                                               | ILIM/IMON Voltage                                                         | 0   | 5.25                | V    |
| V <sub>SYNCIN</sub>                                                                                  | Synchronization Pulse Input Voltage                                       | 0   | 5.25                | V    |
| f <sub>SW</sub>                                                                                      | Switching Frequency Range                                                 | 100 | 2200 <sup>(2)</sup> | kHz  |
| f <sub>SYNCIN</sub>                                                                                  | Synchronization Pulse Frequency Range                                     | 100 | 2200 <sup>(2)</sup> | kHz  |
| f <sub>DTRK</sub>                                                                                    | DTRK Frequency Range                                                      | 100 | 2200                | kHz  |
| TJ                                                                                                   | Operating Junction Temperature                                            | -40 | 150 <sup>(3)</sup>  | °C   |

(1) Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics* 

(2) Maximum switching frequency is programmed by R<sub>RT.</sub> The device supports up to 2200kHz switching.

(3) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

#### **5.4 Thermal Information**

|                       |                                              | LM5125-Q1 |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RHB(VQFN) | UNIT |
|                       |                                              | 32 PINS   |      |
| R <sub>qJA</sub>      | Junction-to-ambient thermal resistance       | 33.9      | °C/W |
| R <sub>qJC(top)</sub> | Junction-to-case (top) thermal resistance    | 24.8      | °C/W |
| R <sub>qJB</sub>      | Junction-to-board thermal resistance         | 14.1      | °C/W |
| У <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.4       | °C/W |
| Ујв                   | Junction-to-board characterization parameter | 14.0      | °C/W |
| R <sub>qJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

# **5.5 Electrical Characteristics**

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 150°C. Unless otherwise stated,  $V_I = V_{BIAS} = 12V$ ,  $V_{OUT} = 24V$ ,  $R_T = 14k\Omega$ 

|                      | PARAMETER                                                                                                              | TEST CONDITIONS                                                                        | MIN | TYP | MAX | UNIT |
|----------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| SUPPLY CURRE         | ENT (BIAS, VCC, VOUT)                                                                                                  |                                                                                        |     |     |     |      |
| I <sub>SD</sub>      | $V_I$ current in shutdown state (BIAS connected<br>to $V_I$ ). Current into BIAS, CSP1, CSN1, CSP2,<br>CSN2, SW1, SW2. | $V_{EN/UVLO} = 0 V, V_{OUT} = 12V, T_J = -40^{\circ}C \text{ to } 125^{\circ}C$        |     | 2   | 5   | μA   |
| I <sub>SD_BIAS</sub> | BIAS-pin current in shutdown state                                                                                     | V <sub>EN/UVLO</sub> = 0V, V <sub>OUT</sub> = 12V, T <sub>J</sub> = -<br>40°C to 125°C |     | 2   | 5   | μA   |



Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 150°C. Unless otherwise stated,  $V_I = V_{BIAS} = 12V$ ,  $V_{OUT} = 24V$ ,  $R_T = 14k\Omega$ 

|                                                                                                                                                                                                                                                                                     | PARAMETER                                                                                | TEST CONDITIONS                                                                                                                                              | MIN  | TYP   | MAX  | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| I <sub>SD_VOUT</sub>                                                                                                                                                                                                                                                                | VOUT-pin current in shutdown state                                                       | V <sub>EN/UVLO</sub> = 0V, V <sub>OUT</sub> = 12V, T <sub>J</sub> = –<br>40°C to 125°C                                                                       |      | 0.001 | 0.5  | μA   |
| ISD_VOUT<br>ISD_VOUT<br>IQ_BIAS_FPWM<br>IQ_BIAS_DEM<br>IQ_VOUT_FPWM<br>IQ_UOUT_FPWM<br>IQ_UOUT_FPWM<br>IQ_UOUT_BYP<br>IBIAS<br>IVOUT<br>VCC REGULLAT<br>VBIAS-RISING<br>VBIAS-RISING<br>VBIAS-FALLING<br>VBIAS-FALLING<br>VVCC-REG2<br>VVCC-UVLO-<br>RISING<br>VVCC-UVLO-<br>RISING | BIAS-pin quiescent current in active state,                                              | 1-phase, $V_{EN/UVLO} = 2.0V$ , $V_{EN2} = 0V$ , $V_{CFG2} = 0V$ , $V_{ATRK} = 0.667V$ , $T_J = -40^{\circ}C$ to $125^{\circ}C$                              |      | 1     | 1.5  | mA   |
| IQ_BIAS_FPWM                                                                                                                                                                                                                                                                        | and IMON current is excluded)                                                            | 2-phase, $V_{EN/UVLO}$ = 2.0V, $V_{EN2}$ = 2V, $V_{CFG2}$ = 0V, $V_{ATRK}$ = 0.667V, $T_{J}$ = -40°C to 125°C                                                |      | 1.4   | 2    | mA   |
|                                                                                                                                                                                                                                                                                     | BIAS-pin quiescent current in active state,                                              | 1-phase, $V_{EN/UVLO}$ = 2.0V, $V_{EN2}$ =<br>0V, $V_{CFG2}$ = 0V, $V_{ATRK}$ = 0.667V,<br>$T_J$ = -40°C to 125°C                                            |      | 1     | 1.5  | mA   |
| IQ_BIAS_DEM                                                                                                                                                                                                                                                                         | and IMON current is excluded)                                                            | 2-phase, $V_{EN/UVLO}$ = 2.0V, $V_{EN2}$ =<br>2V, $V_{CFG2}$ = 0V, $V_{ATRK}$ = 0.667V,<br>$T_{J}$ = -40°C to 125°C                                          |      | 1.6   | 2    | mA   |
| IQ_VOUT_FPWM                                                                                                                                                                                                                                                                        | VOUT-pin quiescent current in active state,<br>FPWM-Mode, internal clock (not-switching) | 2-phase, $V_{EN/UVLO}$ = 2.0V, $V_{EN2}$ =<br>2V, $V_{CFG2}$ = 0V, $V_{ATRK}$ = 0.667V,<br>$T_J$ = -40°C to 125°C                                            |      | 250   | 300  | μA   |
|                                                                                                                                                                                                                                                                                     | BIAS-pin current in bypass state (RT and IMON current is excluded)                       | 1-phase, $V_{EN/UVLO} = 2.0V$ , $V_{EN2} = 0V$ , $V_{CFG2} = 0V$ , $V_{OUT} = 12V$ , $T_J = -40^{\circ}C$ to $125^{\circ}C$                                  |      | 1     | 1.5  | mA   |
| IQ_BIAS_BYP                                                                                                                                                                                                                                                                         | BIAS-pin current in bypass state (RT and IMON current is excluded)                       | 2-phase, $V_{EN/UVLO} = 2.0V$ , $V_{EN2} = 2V$ , $V_{CFG2} = 0V$ , $V_{OUT} = 12V$ , $T_J = -40^{\circ}$ C to $125^{\circ}$ C                                |      | 1.5   | 2.0  | mA   |
| I <sub>Q_VOUT_BYP</sub>                                                                                                                                                                                                                                                             | VOUT-pin current in bypass state                                                         | 2-phase, $V_{EN/UVLO} = 2.0V$ , $V_{EN2} = 2V$ , $V_{CFG2} = 0V$ , $V_{OUT} = 12V$ , $T_J = -40^{\circ}C$ to $125^{\circ}C$ , no resistor between HO and SW. |      | 280   | 330  | μA   |
| I <sub>BIAS</sub>                                                                                                                                                                                                                                                                   | BIAS-pin bias current                                                                    | V <sub>BIAS</sub> = 12V, I <sub>VCC</sub> = 200mA                                                                                                            |      | 200   | 210  | mA   |
| Ivout                                                                                                                                                                                                                                                                               | VOUT-pin bias current when VCC is supplied by VOUT                                       | V <sub>BIAS</sub> = 3.3V, I <sub>VCC</sub> = 200mA                                                                                                           |      | 200   | 210  | mA   |
| VCC REGULLAT                                                                                                                                                                                                                                                                        | TOR (VCC)                                                                                |                                                                                                                                                              |      |       |      |      |
| V <sub>BIAS-RISING</sub>                                                                                                                                                                                                                                                            | Threshold to switch VCC supply from VOUT-<br>pin to BIAS-pin                             | V <sub>BIAS</sub> rising                                                                                                                                     | 4.25 | 4.35  | 4.45 | V    |
| VBIAS-FALLING                                                                                                                                                                                                                                                                       | Threshold to switch VCC supply from BIAS-pin to VOUT-pin                                 | V <sub>BIAS</sub> falling                                                                                                                                    | 4.1  | 4.2   | 4.3  | V    |
| V <sub>BIAS-HYS</sub>                                                                                                                                                                                                                                                               | VCC supply threshold hysteresis                                                          |                                                                                                                                                              | 100  | 150   |      | mV   |
| V <sub>VCC-REG1</sub>                                                                                                                                                                                                                                                               | VCC regulation                                                                           | No load                                                                                                                                                      | 4.75 | 5     | 5.25 | V    |
| V <sub>VCC-REG2</sub>                                                                                                                                                                                                                                                               | VCC regulation during dropout                                                            | $V_{BIAS}$ = 4.5V, $I_{VCC}$ = 110mA                                                                                                                         | 4    | 4.3   |      | V    |
| V <sub>VCC-UVLO-</sub><br>RISING                                                                                                                                                                                                                                                    | VCC UVLO threshold                                                                       | VCC rising                                                                                                                                                   | 3.4  | 3.5   | 3.6  | V    |
| V <sub>VCC-UVLO-</sub><br>FALLING                                                                                                                                                                                                                                                   | VCC UVLO threshold                                                                       | VCC falling                                                                                                                                                  | 3.2  | 3.3   | 3.4  | V    |
| V <sub>VCC-UVLO-HYS</sub>                                                                                                                                                                                                                                                           | VCC UVLO threshold hysteresis                                                            | VCC falling                                                                                                                                                  |      | 215   |      | mV   |
| I <sub>VCC-CL</sub>                                                                                                                                                                                                                                                                 | VCC sourcing current limit                                                               | $V_{VCC} = 4V$                                                                                                                                               | 200  |       |      | mA   |
| ENABLE (EN/U)                                                                                                                                                                                                                                                                       | /LO)                                                                                     |                                                                                                                                                              |      |       |      |      |
| V <sub>EN-RISING</sub>                                                                                                                                                                                                                                                              | Enable threshold                                                                         | EN rising                                                                                                                                                    | 0.50 | 0.55  | 0.6  | V    |
| V <sub>EN-FALLING</sub>                                                                                                                                                                                                                                                             | Enable threshold                                                                         | EN falling                                                                                                                                                   | 0.40 | 0.45  | 0.50 | V    |
| V <sub>EN-HYS</sub>                                                                                                                                                                                                                                                                 | Enable hysteresis                                                                        | EN falling                                                                                                                                                   |      | 100   |      | mV   |
| R <sub>EN</sub>                                                                                                                                                                                                                                                                     | EN pulldown resistance                                                                   | V <sub>EN</sub> = 0.2V                                                                                                                                       | 30   | 37    | 50   | kΩ   |
| V <sub>UVLO-RISING</sub>                                                                                                                                                                                                                                                            | UVLO threshold                                                                           | UVLO rising                                                                                                                                                  | 1.05 | 1.1   | 1.15 | V    |

8 資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright  $\ensuremath{\textcircled{O}}$  2024 Texas Instruments Incorporated



Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 150°C. Unless otherwise stated,  $V_I = V_{BIAS} = 12V$ ,  $V_{OUT} = 24V$ ,  $R_T = 14k\Omega$ 

|                           | PARAMETER                                      |                          | TEST CONDITIONS                                              | MIN   | TYP   | MAX   | UNIT   |
|---------------------------|------------------------------------------------|--------------------------|--------------------------------------------------------------|-------|-------|-------|--------|
| V <sub>UVLO-FALLING</sub> | UVLO threshold                                 |                          | UVLO falling                                                 | 1.025 | 1.075 | 1.125 | V      |
| V <sub>UVLO-HYS</sub>     | UVLO hysteresis                                |                          | UVLO falling                                                 |       | 25    |       | mV     |
| I <sub>UVLO-HYS</sub>     | UVLO pulldown hysteresis cu                    | irrent                   | V <sub>UVLO</sub> = 0.7V                                     | 9     | 10    | 11    | μA     |
|                           |                                                |                          | V <sub>UVLO/EN</sub> = 0.3V, pull-down<br>resistor = active. |       | 8     | 11    | μA     |
| I <sub>UVLO/EN</sub>      | UVLO/EN-pin bias current                       |                          | V <sub>UVLO/EN</sub> = 0.7V, 10µA current = active.          | 9     | 10    | 11    | μA     |
|                           |                                                |                          | V <sub>UVLO/EN</sub> = 3.3V                                  |       |       | 1     | μA     |
| CH2 ENABLE (              | EN2)                                           |                          | 1                                                            |       |       | 1     |        |
| V <sub>EN2_H</sub>        | Enable 2 high level input volta                | age                      | EN2 rising                                                   | 1.19  |       | 5.25  | V      |
| V <sub>EN2_L</sub>        | Enable 2 low level input volta                 | ge                       | EN2 falling                                                  | -0.3  |       | 0.41  | V      |
| I <sub>EN2</sub>          | Enable 2 bias current                          |                          | EN1 = EN2 = 3.3V                                             |       | 0.01  | 1     | μA     |
| CONFIGURATIO              | ON (CFG0, CFG1, CFG2)                          |                          | 1                                                            |       |       | 1     |        |
| R <sub>CFGx_1</sub>       | Level 1 resistance                             |                          |                                                              |       | 0     | 0.1   | kΩ     |
| R <sub>CFGx_2</sub>       | Level 2 resistance                             |                          |                                                              | 0.48  | 0.51  | 0.54  | kΩ     |
| R <sub>CFGx_3</sub>       | Level 3 resistance                             |                          |                                                              | 1     | 1.15  | 1.3   | kΩ     |
| R <sub>CFGx_4</sub>       | Level 4 resistance                             |                          |                                                              | 1.81  | 1.9   | 2.00  | kΩ     |
| R <sub>CFGx_5</sub>       | Level 5 resistance                             |                          |                                                              | 2.57  | 2.7   | 2.84  | kΩ     |
| R <sub>CFGx_6</sub>       | Level 6 resistance                             |                          |                                                              | 3.61  | 3.8   | 3.99  | kΩ     |
| R <sub>CFGx_7</sub>       | Level 7 resistance                             |                          |                                                              | 4.85  | 5.1   | 5.36  | kΩ     |
| R <sub>CFGx_8</sub>       | Level 8 resistance                             |                          |                                                              | 6.18  | 6.5   | 6.83  | kΩ     |
| R <sub>CFGx_9</sub>       | Level 9 resistance                             |                          |                                                              | 7.89  | 8.3   | 8.72  | kΩ     |
| R <sub>CFGx_10</sub>      | Level 10 resistance                            |                          |                                                              | 9.98  | 10.5  | 11.03 | kΩ     |
| R <sub>CFGx_11</sub>      | Level 11 resistance                            |                          |                                                              | 12.64 | 13.3  | 13.97 | kΩ     |
| R <sub>CFGx_12</sub>      | Level 12 resistance                            |                          |                                                              | 15.39 | 16.2  | 17.01 | kΩ     |
| R <sub>CFGx_13</sub>      | Level 13 resistance                            |                          |                                                              | 19.48 | 20.5  | 21.53 | kΩ     |
| R <sub>CFGx_14</sub>      | Level 14 resistance                            |                          |                                                              | 23.66 | 24.9  | 26.15 | kΩ     |
| R <sub>CFGx_15</sub>      | Level 15 resistance                            |                          |                                                              | 28.60 | 30.1  | 31.61 | kΩ     |
| R <sub>CFGx_16</sub>      | Level 16 resistance                            |                          |                                                              | 34.68 | 36.5  | 38.33 | kΩ     |
| SWITCHING FR              | EQUENCY                                        |                          |                                                              |       |       |       |        |
| V <sub>RT</sub>           | RT regulation                                  |                          |                                                              | 0.7   | 0.75  | 0.8   | V      |
| f <sub>SW1</sub>          | Switching frequency                            |                          | R <sub>T</sub> = 316kΩ                                       | 85    | 100   | 115   | kHz    |
| f <sub>SW2</sub>          | Switching frequency                            |                          | $R_T = 14k\Omega$                                            | 1980  | 2200  | 2420  | kHz    |
| t <sub>ON-MIN</sub>       | Minimum controllable on-time                   | •                        | $R_T = 14k\Omega$                                            | 14    | 20    | 50    | ns     |
| t <sub>OFF-MIN</sub>      | Minimum forced off-time                        |                          | $R_T = 14k\Omega$                                            | 60    | 80    | 100   | ns     |
| D <sub>MAX1</sub>         | Maximum duty cycle limit                       |                          | R <sub>T</sub> = 316kΩ                                       | 98.9% | 99.2% | 99.5% |        |
| D <sub>MAX2</sub>         | Maximum duty cycle limit                       |                          | R <sub>T</sub> = 14kΩ                                        | 75%   | 82%   | 89%   |        |
| SYNCHRONIZA               | TION (SYNCIN)                                  |                          |                                                              |       |       | I     |        |
|                           | SYNCIN frequency acitivity detection threshold | Spread<br>Spectrum = off |                                                              | 0     |       | 50    | kHz    |
|                           | SYNCIN activity detection cyc                  | cles                     |                                                              |       | 3     |       | cycles |
| _                         | Syncing frequency range                        | single device            | Frequency synchronized to ext.                               | -50%  |       | 50%   |        |
| f <sub>SYNC</sub>         | from RT set frequency during synchronization   | dual device              | clock min. = 100kHz, max. =<br>2200kHz                       | -25%  |       | 25%   |        |

Copyright  $\ensuremath{\textcircled{O}}$  2024 Texas Instruments Incorporated



Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 150°C. Unless otherwise stated,  $V_I = V_{BIAS} = 12V$ ,  $V_{OUT} = 24V$ ,  $R_T = 14k\Omega$ 

| PARAMETER                  |                                               | TEST CONDITIONS                                    | MIN   | TYP  | MAX   | UNIT   |
|----------------------------|-----------------------------------------------|----------------------------------------------------|-------|------|-------|--------|
| V <sub>SYNCIN_H</sub>      | SYNCIN high level input voltage               | SYNCIN rising                                      | 1.19  |      | 5.25  | V      |
| V <sub>SYNCIN_L</sub>      | SYNCIN low level input voltage                | SYNCIN falling                                     | -0.3  |      | 0.41  | V      |
| I <sub>SYNCIN</sub>        | SYNCIN bias current                           | SYNCIN = 3.3V                                      |       | 0.01 | 1     | μA     |
|                            | Minimum SYNCIN pullup / pulldown pulse width  |                                                    | 135   |      |       | ns     |
| VOUT PROGRA                | MMING (ATRK/DTRK)                             |                                                    |       |      |       |        |
|                            |                                               | ATRK = 0.2V                                        | 5.88  | 6    | 6.12  | V      |
|                            |                                               | ATRK = 0.4V                                        | 11.82 | 12   | 12.18 | V      |
| V <sub>OUT_REG</sub>       | V <sub>OUT</sub> regulation with ATRK voltage | ATRK = 0.8V                                        | 23.64 | 24   | 24.36 | V      |
|                            |                                               | ATRK = 1.6V                                        | 47.28 | 48   | 48.72 | V      |
|                            |                                               | ATRK = 2V                                          | 59.10 | 60   | 60.90 | V      |
| G <sub>DTRK</sub>          | Conversion ratio of DTRK duty cycle to VATRK  | F <sub>DTRK</sub> = 100kHz, 2200kHz                |       | 25   |       | mV / % |
|                            | DTRK duty cycle range                         |                                                    | 8%    |      | 80%   |        |
|                            |                                               | f <sub>DTRK</sub> = 100kHz, DC = 8%                | 0.196 | 0.2  | 0.204 | V      |
|                            |                                               | f <sub>DTRK</sub> = 100kHz, DC = 40%               | 0.99  | 1    | 1.01  | V      |
|                            |                                               | f <sub>DTRK</sub> = 100kHz, DC = 80%               | 1.98  | 2    | 2.02  | V      |
|                            |                                               | f <sub>DTRK</sub> = 440kHz, DC = 8%                | 0.196 | 0.2  | 0.204 | V      |
| V <sub>ATRK</sub>          | ATRK voltage for given DTRK duty cycle        | f <sub>DTRK</sub> = 440kHz, DC = 40%               | 0.99  | 1    | 1.01  | V      |
|                            |                                               | f <sub>DTRK</sub> = 440kHz, DC = 80%               | 1.98  | 2    | 2.02  | V      |
|                            |                                               | f <sub>DTRK</sub> = 2200kHz, DC = 8%               | 0.19  | 0.2  | 0.21  | V      |
|                            |                                               | f <sub>DTRK</sub> = 2200kHz, DC = 40%              | 0.98  | 1    | 1.02  | V      |
|                            |                                               | f <sub>DTRK</sub> = 2200kHz, DC = 80%              | 1.98  | 2    | 2.02  | V      |
| V <sub>DTRK_H</sub>        | DTRK high level input voltage                 | DTRK rising                                        | 1.19  |      | 5.25  | V      |
| V <sub>DTRK_L</sub>        | DTRK low level input voltage                  | DTRK falling                                       | -0.3  |      | 0.41  | V      |
| I <sub>ATRK</sub>          | Source current when activated through CFG0    |                                                    | 19.8  | 20   | 20.2  | μA     |
| I <sub>ATRK/DTRK</sub>     | ATRK/DTRK-pin bias current                    | 20µA current is disabled, $V_{ATRK/}$              |       | 0.01 | 1     | μA     |
|                            | Minimum DTRK pullup / pulldown pulse width    |                                                    | 25    |      |       | ns     |
| SOFT START (S              | S)                                            | 1                                                  |       |      |       |        |
| I <sub>SS</sub>            | Soft-start current                            |                                                    | 42.5  | 50   | 57.5  | μA     |
| V <sub>SS-DONE</sub>       | Soft-start done threshold                     |                                                    | 2.15  | 2.2  | 2.25  | V      |
| R <sub>SS</sub>            | SS pulldown switch R <sub>DSON</sub>          |                                                    |       | 30   | 70    | Ω      |
| V <sub>SS-DIS</sub>        | SS discharge detection threshold              |                                                    | 20    | 45   | 70    | mV     |
| CURRENT SENSE (CSPx, CSNx) |                                               |                                                    |       |      |       |        |
| A <sub>CS</sub>            | Current sense amplifier gain                  | V <sub>CSP</sub> = 2.5V                            |       | 10   |       | V/V    |
| V <sub>CLTH</sub>          | Positive peak current limit threshold         | Referenced to CS input                             | 54    | 60   | 66    | mV     |
| V <sub>NCLTH</sub>         | Negative peak current limit threshold         | Referenced to CS input, FPWM mode                  | -33   | -30  | -27   | mV     |
| V <sub>ICL</sub>           | Input current limit                           | Referenced to CS input                             | 65    | 72   | 80    | mV     |
|                            | Peak current limit trip delay                 |                                                    |       | 50   |       | ns     |
| V <sub>ZCD</sub>           | ZCD threshold (CSPx – CSNx)                   | CS input falling, f <sub>SW</sub> = 100kHz,<br>DEM | 0     | 1    | 2     | mV     |



Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to  $150^{\circ}$ C. Unless otherwise stated,  $V_I = V_{BIAS} = 12$ V,  $V_{OUT} = 24$ V,  $R_T = 14$ k $\Omega$ 

|                            | PARAMETER                                  |                          | TEST CONDITIONS                                                    | MIN   | TYP   | MAX   | UNIT  |
|----------------------------|--------------------------------------------|--------------------------|--------------------------------------------------------------------|-------|-------|-------|-------|
| M                          | ZCD threshold for phase 1<br>(CSP1 – CSN1) | in bypass mode           |                                                                    | -4    | -2.5  | -1.5  | mV    |
| VZCD_BYP                   | ZCD threshold for phase 2<br>(CSP2 – CSN2) | in bypass mode           |                                                                    | -4    | -2.5  | -1.5  | mV    |
| V <sub>SLOPE</sub>         | Peak slope compensation                    | amplitude                | Referenced to CS input, f <sub>SW</sub> = 100kHz                   | 40    | 48    | 55    | mV    |
| I <sub>CSNx</sub>          | CSNx current                               |                          | Device in Standby state, V <sub>I</sub> =                          |       |       | 1.2   | μA    |
| I <sub>CSPx</sub>          | CSPx current                               | CSPx current             |                                                                    |       | 150   | 170   | μA    |
| $\Delta I_{ph1_ph2}$       | Peak Ínductor Current unb<br>Phase 2)      | alance (Phase 1 to       | V <sub>CL</sub> = 60mV                                             | -10%  | 0     | 10%   |       |
| CURRENT MON                | NITOR / LIMITER WITH DEL                   | AY (IMON/ILIM)           | •                                                                  |       |       |       |       |
| G <sub>IMON</sub>          | Transconductance Gain                      |                          |                                                                    | 0.283 | 0.333 | 0.383 | µA/mV |
| IOFFSET                    | Offset current                             |                          |                                                                    | 3     | 4     | 5     | μA    |
| V <sub>ILIM</sub>          | ILIM regulation target                     |                          |                                                                    | 0.93  | 1     | 1.07  | V     |
| V <sub>ILIM_th</sub>       | ILIM activation threshold                  | LIM activation threshold |                                                                    |       | 1     |       | V     |
| V <sub>ILIM_reset</sub>    | DLY reset threshold                        |                          | ILIM falling, referenced to $V_{\text{ILIM}}$                      | 87%   | 90%   | 93%   |       |
| I <sub>DLY</sub>           | DLY sourcing/sinking current               |                          |                                                                    |       | 5     |       | μA    |
| V <sub>DLY_peak_rise</sub> |                                            |                          | V <sub>DLY</sub> rising                                            |       | 2.6   |       | V     |
| V <sub>DLY_peak_fall</sub> |                                            |                          | V <sub>DLY</sub> falling                                           |       | 2.4   |       | V     |
| V <sub>DLY_valley</sub>    |                                            |                          |                                                                    |       | 0.2   |       | V     |
| OPERATION MO               | ODES                                       |                          |                                                                    |       |       |       |       |
| V <sub>MODE_H</sub>        | MODE-pin high level                        | FPWM                     |                                                                    | 1.19  |       | 5.25  | V     |
| V <sub>MODE_L</sub>        | MODE-pin low level                         | DEM                      |                                                                    | -0.3  |       | 0.41  | V     |
| I <sub>MODE</sub>          | MODE-pin bias current                      |                          | MODE = 3.3V                                                        |       | 0.01  | 1     | μA    |
| OVER / UNDER               | VOLTAGE MONITOR                            |                          |                                                                    | 1     |       |       |       |
| V <sub>OVP-H</sub>         | Overvoltage threshold                      |                          | V <sub>OUT</sub> rising (referenced to error amplifier reference)  | 108%  | 110%  | 112%  |       |
| V <sub>OVP-L</sub>         | Overvoltage threshold                      |                          | V <sub>OUT</sub> falling (referenced to error amplifier reference) | 101%  | 103%  | 105%  |       |
|                            |                                            | 64V                      |                                                                    | 63    | 64    | 65    | V     |
| Vava                       | Overvoltage threshold                      | 50V                      | V <sub>OUT</sub> rising (referenced to error                       | 49    | 50    | 51    | V     |
| VOVP_max-H                 | Overvoltage in conoid                      | 35V                      | amplifier reference)                                               | 34    | 35    | 36    | V     |
|                            |                                            | 28.5V                    |                                                                    | 27    | 28.5  | 30    | V     |
|                            |                                            | 64V                      |                                                                    | 62    | 63    | 64    | V     |
| Vovr                       | Overvoltage threshold                      | 50V                      | V <sub>OUT</sub> falling (referenced to error                      | 48    | 49    | 50    | V     |
| VOVP_max-L                 | overvoltage in conola                      | 35V                      | amplifier reference)                                               | 33    | 34    | 35    | V     |
|                            |                                            | 28.5V                    |                                                                    | 26    | 27.5  | 29    | V     |
| V <sub>UVP-H</sub>         | Undervoltage threshold                     |                          | V <sub>OUT</sub> rising (referenced to error amplifier reference)  | 91%   | 93%   | 95%   |       |
| V <sub>UVP-L</sub>         | Undervoltage threshold                     |                          | V <sub>OUT</sub> falling (referenced to error amplifier reference) | 88%   | 90%   | 92%   |       |
| PGOOD                      |                                            |                          |                                                                    |       |       |       |       |
| R <sub>PGOOD</sub>         | PGOOD pulldown switch R                    | DSON                     | 1mA sinking                                                        |       | 90    | 180   | Ω     |
|                            | Minimum BIAS for valid PG                  | GOOD                     |                                                                    | 2     |       |       | V     |
| MOSFET DRIVE               | ER (HBx, HOx, SWx, LOx)                    |                          |                                                                    |       |       |       |       |

Copyright © 2024 Texas Instruments Incorporated



Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to 150°C. Unless otherwise stated,  $V_I = V_{BIAS} = 12V$ ,  $V_{OUT} = 24V$ ,  $R_T = 14k\Omega$ 

| PARAMETER                |                                             |                 | TEST CONDITIONS              | MIN  | TYP  | MAX  | UNIT |
|--------------------------|---------------------------------------------|-----------------|------------------------------|------|------|------|------|
|                          | High-state on resistance (HO                | driver)         | 100mA sinking, HB – SW = 5V  |      | 1.1  | 2    | Ω    |
|                          | Low-state on resistance (HO                 | driver)         | 100mA sourcing, HB – SW = 5V |      | 0.6  | 1.2  | Ω    |
|                          | High-state on resistance (LO                | driver)         | 100mA sinking, VCC = 5V      |      | 1.1  | 2    | Ω    |
|                          | Low-state on resistance (LO o               | driver)         | 100mA sourcing, VCC = 5V     |      | 0.7  | 1.4  | Ω    |
| V <sub>HB-UVLO</sub>     | HB-SW UVLO threshold                        |                 | HB-SW rising                 | 2.85 | 3.05 | 3.25 | V    |
| V <sub>HB-UVLO</sub>     | HB-SW UVLO threshold                        |                 | HB-SW falling                | 2.6  | 2.8  | 3    | V    |
| V <sub>HB-HYS</sub>      | HB-SW UVLO threshold hyste                  | eresis          |                              |      | 250  |      | mV   |
| I <sub>HB-SLEEP</sub>    | HB quiescent current in bypas               | ss              | HB-SW = 5V                   |      | 8    | 15   | μA   |
| t <sub>DHL</sub>         | HO off to LO on deadtime                    | CEG0 setting -  |                              |      | 18   |      | ns   |
| t <sub>DLH</sub>         | LO off to HO on deadtime                    | Ci Co setting - |                              |      | 18   |      | ns   |
| I <sub>CP</sub>          | HB charge pump current available at HBx-pin |                 | BIAS = 4.5V, VOUT = 6V       | 55   | 75   | 100  | μΑ   |
| DEAD TIME CO             | NTROL                                       |                 |                              |      |      |      |      |
| DT1                      | Dead time setting 1                         |                 |                              |      | 18   |      | ns   |
| DT2                      | Dead time setting 2                         |                 |                              |      | 30   |      | ns   |
| DT3                      | Dead time setting 3                         |                 |                              |      | 50   |      | ns   |
| DT4                      | Dead time setting 4                         |                 |                              |      | 75   |      | ns   |
| DT5                      | Dead time setting 5                         |                 |                              |      | 100  |      | ns   |
| DT6                      | Dead time setting 6                         |                 |                              |      | 125  |      | ns   |
| DT7                      | Dead time setting 7                         |                 |                              |      | 150  |      | ns   |
| DT8                      | Dead time setting 8                         |                 |                              |      | 200  |      | ns   |
| THERMAL SHUT             | TDOWN (TSD)                                 |                 |                              |      |      |      |      |
| T <sub>TSD-RISING</sub>  | Thermal shutdown threshold                  |                 | Temperature rising           |      | 175  |      | °C   |
| T <sub>TSD-HYS</sub>     | HYS Thermal shutdown hysteresis             |                 |                              |      | 15   |      | °C   |
| TIMINGS                  |                                             |                 |                              |      |      |      |      |
| STANDBY <sub>timer</sub> | STANDBY timer                               |                 |                              | 130  | 150  | 170  | μs   |

#### **5.6 Timing Requirements**

Over operating junction temperature range and recommended supply voltage range (unless otherwise noted)

|                         |                            |                                                          | MIN | NOM MAX | UNIT |  |  |
|-------------------------|----------------------------|----------------------------------------------------------|-----|---------|------|--|--|
| OVERALL DEVICE FEATURES |                            |                                                          |     |         |      |  |  |
|                         | Minimum time low EN toggle | time measured from EN toggle from H to L and from L to H | 1   |         | μs   |  |  |



# 6 Detailed Description

### 6.1 Overview

The LM5125-Q1 is a wide input range dual phase boost controller. The device provides a regulated output voltage if the input voltage is equal or lower than the adjusted output voltage. The resistor-to-digital (R2D) interface offers the user a simple and robust selection of all the device functionality.

The operation modes DEM (Diode Emulation Mode) and FPWM (Forced Pulse Width Modulation) are on-the-fly pin-selectable during operation. The peak current mode control operates with fixed switching frequency set by the RT-pin. Through the activation of the dual random spread spectrum operation, EMI mitigation is achievable at any time of the design process.

The integrated average current monitor can help monitor or limit input current. The output voltage can be dynamically adjusted during operation (dynamic voltage scaling and envelope tracking). The adjustment is either possible by changing the analog reference voltage of the ATRK/DTRK-pin or the adjustment can be done directly with a PWM input signal on the ATRK/DTRK pin.

The internal wide input LDOs provide a robust supply of the device functionality under different input and output voltage conditions. Due to the high drive capability and the automatic and headroom depended voltages selection, the power losses are kept at a minimum. The separate BIAS-pin can be connected to the input, output, or an external supply to further reduce power losses in the device. At all times, the internal supply voltage is monitored to avoid undefined failure handling.

The LM5125-Q1 integrates a full bridge N-channel MOSFET driver. The gate driver circuit has a high driving capability to make sure of high efficiency targets over the wide range of the supported application. The gate driver features an integrated high voltage low dropout bootstrap diode. The internal bootstrap circuit has a protection against an overvoltage that can be injected by negative spikes and an undervoltage lockout protection to avoid a linear operation of the external power FET. An integrated charge pump make sure of 100% duty cycle operation in BYPASS mode.

The devices built-in protection features provide a safe operation under different fault conditions. There is a  $V_1$  undervoltage lockout protection to avoid brownout situations. Because the input UVLO threshold and hysteresis can be configured through an external feedback divider, the brownout is avoided under the different designs. The device has an output overvoltage protection. The selectable hiccup overcurrent protection avoids excessive short circuit currents by using the internal cycle-by-cycle peak current protection. Due to the integrated thermal shutdown, the device is protected against thermal damage caused by an overload condition of the internal VCC regulators. All output-related fault events are monitored and indicated at the open-drain PGOOD-pin of the device.



# 6.2 Functional Block Diagram





#### 6.3 Feature Description

#### 6.3.1 Device Configuration (CFG0-pin, CFG1-pin, CFG2-pin)

The CFG0-pin defines the dead time and the ATRK/DTRK-pin 20 $\mu$ A current. The levels shown in  $\frac{1}{8}$  6-1 are selected by the specified resistors in the Specifications section. When V<sub>OUT</sub> is programmed by the resistor, the 20 $\mu$ A ATRK-pin current must be on, for voltage tracking must be off.

| Level | Dead Time [ns] | 20µA ATRK Current |
|-------|----------------|-------------------|
| 1     | 18             | on                |
| 2     | 30             | on                |
| 3     | 50             | on                |
| 4     | 75             | on                |
| 5     | 100            | on                |
| 6     | 125            | on                |
| 7     | 150            | on                |
| 8     | 200            | on                |
| 9     | 18             | off               |
| 10    | 30             | off               |
| 11    | 50             | off               |
| 12    | 75             | off               |
| 13    | 100            | off               |
| 14    | 125            | off               |
| 15    | 150            | off               |
| 16    | 200            | off               |

#### 表 6-1. CFG0-pin Settings

The CFG1-pin setting defines the  $V_{OUT}$  overvoltage protection level, Clock Dithering, the 120% input current limit protection ( $I_{CL\_latch}$ ) operation, and the power-good pin behavior.

OVP, Spread Spectrum, Peak Current Limit Latch, Power-Good Pin Behavior:

| OVP bit 0: | OVP bit 0 and 1 set the $V_{OUT}$ overvoltage protection level. [00] = 64V, [01] = 50V, [10]= 35V |
|------------|---------------------------------------------------------------------------------------------------|
|            | or [11] = 28.5V.                                                                                  |

Clock Dithering: Enables dual random spread spectrum (DRSS) clock dithering or disables clock dithering.

 $I_{CL\_latch}$ : When  $I_{CL\_latch}$  is enabled and the peak current limit is exceeded by 20% the device goes to the Shutdown State (turns off and is latched). If  $I_{CL\_latch}$  is disabled the device stays active and tries to limit the inductor current at peak current limit.

PGOOD<sub>OVP\_enable</sub>: When PGOOD<sub>OVP\_enable</sub> is enabled the PGOOD-pin is pulled low for V<sub>OUT</sub> above OVP (Overvoltage Protection) or below the UV (Undervoltage) threshold. If PGOOD<sub>OVP\_enable</sub> is disabled the PGOOD-pin is only pulled low when V<sub>OUT</sub> is below UV (Undervoltage) threshold.

| Level | OVP Bit 0 | Clock Dithering Mode | I <sub>CL_latch</sub> | PGOOD <sub>OVP_enable</sub> |
|-------|-----------|----------------------|-----------------------|-----------------------------|
| 1     | 0         | enabled (DRSS)       | disabled              | disabled                    |
| 2     | 1         | enabled (DRSS)       | disabled              | disabled                    |
| 3     | 0         | enabled (DRSS)       | disabled              | enabled                     |
| 4     | 1         | enabled (DRSS)       | disabled              | enabled                     |
| 5     | 0         | enabled (DRSS)       | enabled               | disabled                    |
| 6     | 1         | enabled (DRSS)       | enabled               | disabled                    |

#### 表 6-2. CFG1-pin Settings

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 15

Product Folder Links: LM5125-Q1

| 表 6-2. CFG1-pin Settings (続き) |           |                      |                       |                             |  |  |  |
|-------------------------------|-----------|----------------------|-----------------------|-----------------------------|--|--|--|
| Level                         | OVP Bit 0 | Clock Dithering Mode | I <sub>CL_latch</sub> | PGOOD <sub>OVP_enable</sub> |  |  |  |
| 7                             | 0         | enabled (DRSS)       | enabled               | enabled                     |  |  |  |
| 8                             | 1         | enabled (DRSS)       | enabled               | enabled                     |  |  |  |
| 9                             | 0         | disabled             | disabled              | disabled                    |  |  |  |
| 10                            | 1         | disabled             | disabled              | disabled                    |  |  |  |
| 11                            | 0         | disabled             | disabled              | enabled                     |  |  |  |
| 12                            | 1         | disabled             | disabled              | enabled                     |  |  |  |
| 13                            | 0         | disabled             | enabled               | disabled                    |  |  |  |
| 14                            | 1         | disabled             | enabled               | disabled                    |  |  |  |
| 15                            | 0         | disabled             | enabled               | enabled                     |  |  |  |
| 16                            | 1         | disabled             | enabled               | enabled                     |  |  |  |

#### 表 6-3. Overvoltage Protection Level Selection

| OVP Level | OVP Bit 1 | OVP Bit 0 |
|-----------|-----------|-----------|
| 64V       | 0         | 0         |
| 50V       | 0         | 1         |
| 35V       | 1         | 0         |
| 28.5V     | 1         | 1         |

The CFG2-pin defines the  $V_{OUT}$  overvoltage protection level, if the device uses the internal clock generator or an external clock applied at the SYNCIN-pin. The CFG2-pin configures as well if the device is a single device or part of a dual device configuration, the SYNCIN and SYNCOUT-pin is enabled, disabled accordingly. During clock synchronization, the clock dither function is disabled.

OVP, internal / external clock, Single / Dualchip:

Single: Internal clock: Device is used standalone using the internal oscillator.

Single ext. clock: Device is used standalone using an external clock signal applied at SYNCIN or the internal oscillator when no clock is applied..

Primary: Device is used as primary device acting as a controller in a dual device configuration using the internal oscillator. The phase shift of the 2<sup>nd</sup> phase is either optimized for 3-phase (240° shift to 1<sup>st</sup> phase) or 4-phase (180° shift to 1<sup>st</sup> phase) operation.

Primary ext.Device is used as primary device acting as a controller in a dual device configuration using an<br/>external clock signal applied at SYNCIN-pin. The phase shift is either optimized for 3-phase<br/>(240° shift to 1<sup>st</sup> phase) or 4-phase (180° shift to 1<sup>st</sup> phase) operation.

Secondary: Device is used as secondary device syncing the clock to the SYNCIN-pin signal.

Device 2<sup>nd</sup> Phase Phase Shift, SYNCIN, SYNCOUT, Clock Dithering:

Phase Shift of the<br/>Device  $2_{nd}$  Phase:Phase shift for the  $2^{nd}$  phase of the single, primary or secondary device as configured in<br/>the Single / Dualchip column.

SYNCIN:Defines if the clock syncing function at the SYNCIN-pin is active (on) or disabled (off).SYNCIN:The device is only syncing to an external clock applied to the SYNCIN-pin when<br/>SYNCIN is active.



Clock Dithering:

In case the internal oscillator is used the clock dithering is set according to the CFG1-pin setting Clock Dithering Mode. When an external clock is used the clock dithering function is disabled ignoring the CFG1-pin setting.

| Level | OVP Bit<br>1 | Single / Dualchip      | Phase Shift of<br>the Device 2 <sub>nd</sub><br>Phase | SYNCIN | SYNCOUT | SYNCOUT Phase<br>Shift | Clock Dithering |
|-------|--------------|------------------------|-------------------------------------------------------|--------|---------|------------------------|-----------------|
| 1     | 0            |                        |                                                       |        |         |                        |                 |
| 2     | 1            | Single                 | Single 180°                                           | off    | off     | off                    | CFG1-pin        |
| 3     | 0            |                        |                                                       |        |         |                        |                 |
| 4     | 1            |                        |                                                       |        |         |                        |                 |
| 5     | 0            | Single ext. clock 180° | 180°                                                  | on     | off     | off                    | disabled        |
| 6     | 1            |                        |                                                       |        |         |                        |                 |
| 7     | 0            | Primary 3-phase        | 240°                                                  | off    | on      | 120°                   | CEG1-pip        |
| 8     | 1            |                        | 240                                                   |        | UII     | 120                    |                 |
| 9     | 0            | Primary A-phase        | 180°                                                  | off    | on      | 00°                    | CEG1-pip        |
| 10    | 1            | T Timary 4-priase      | 100                                                   |        |         | 30                     |                 |
| 11    | 0            | Primary ext. clock     | 240°                                                  | on     | on      | 120°                   | disabled        |
| 12    | 1            | 3-phase                | 240                                                   |        |         | 120                    | disabled        |
| 13    | 0            | Primary ext. clock     | 180°                                                  | on     | on      | 00°                    | disabled        |
| 14    | 1            | 4-phase                | 160                                                   |        | UII     | 90                     | uisableu        |
| 15    | 0            | Secondary              | 180°                                                  | on     | off     | off                    | disabled        |
| 16    | 1            | Gecondary              | 100                                                   |        |         |                        | uisableu        |

| 表 | 6-4. | CF  | G2-ı | oin     | Settin | as |
|---|------|-----|------|---------|--------|----|
| - | • •• | ••• | r    | • • • • |        | 37 |

# 6.3.2 Switching Frequency and Synchronization (SYNCIN)

The switching frequency of 100kHz to 2.2MHz is set by the RT resistor connected between the RT-pin and AGND. The RT resistor must be selected between  $12k\Omega$  and  $350k\Omega$  according to  $\pm 2$ . If configured to use an external clock the device can synchronize the switching frequency to an external clock applied at the SYNCIN-pin. For single device configuration within  $\pm 50\%$  of the set frequency by the RT-pin, when dual device is used within  $\pm 25\%$ . The internal clock is synchronized at the rising edge of the external clock signal applied at the SYNCIN-pin. The CFG1-pin Spread Spectrum setting is ignored during frequency synchronization and clock dithering is disabled.

The device always starts with the internal clock and starts synchronizing to an applied external clock during the START PHASE 1 and 2 and the ACTIVE state (see Functional State Diagram). The device synchronizes to the external clock as soon as the clock is applied and switches back to the internal clock in case the external clock stops.







#### 6.3.3 Dual Random Spread Spectrum (DRSS)

The device provides a digital spread spectrum, which reduces the EMI of the power supply over a wide frequency range. This function can be enabled by the CFG1-pin. When the spread spectrum is enabled, the internal modulator dithers the internal clock. When the device is configured to use an external clock applied at the SYNCIN-pin, the internal spread spectrum is disabled. DRSS combines a low frequency triangular modulation profile with a high frequency cycle-by-cycle random modulation profile. The low frequency triangular modulation improves performance in lower radio frequency bands (for example AM band), while the high frequency random modulation improves performance in higher radio frequency bands (for example FM band). In addition, the frequency of the triangular modulation is further modulated randomly to reduce the likelihood of any audible tones. To minimize output voltage ripple caused by spread spectrum, duty cycle is modified on a cycleby-cycle basis to maintain a nearly constant duty cycle when dithering is enabled.

In dual device configuration DRSS is damped in the 2<sup>nd</sup> device for switching frequencies < 220kHz.



図 6-2. Dual Random Spread Spectrum

#### 6.3.4 Operation Modes (BYPASS, DEM, FPWM)

The device supports bypass mode, forced PWM (FPWM) and diode emulation mode (DEM) operation. The mode can be changed on the fly and is set by the MODE-pin. Bypass mode is automatically activated for  $V_{OUT}$  < V<sub>I</sub>. In dual-device stacked operation both devices must use the same mode.

The device operation mode is set to DEM for  $V_{MODE}$  < 0.4V and to FPWM for  $V_{MODE}$  > 1.2V .

| 委 6-5. Mode-pin Settings |                          |  |  |  |  |  |  |  |
|--------------------------|--------------------------|--|--|--|--|--|--|--|
| Operation Mode           | MODE-pin                 |  |  |  |  |  |  |  |
| DEM                      | V <sub>MODE</sub> < 0.4V |  |  |  |  |  |  |  |
| FPWM                     | V <sub>MODE</sub> > 1.2V |  |  |  |  |  |  |  |

Details about the different operation modes are described in table Operation Modes.

| द्वर ०-७. Operation Modes |                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation Mode            | Description                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| BYPASS                    | $V_{I}$ is connected to $V_{OUT}$ (no regulation) while current flow from $V_{OUT}$ to $V_{I}$ is prevented for DEM selection and limited to $V_{NCLTH}$ for FPWM selection.                                                                                              |  |  |  |  |  |  |
| DEM                       | Current flow from $V_{OUT}$ to $V_I$ is prevented. The SW-pin voltage is monitored during the high-side on time and the high-side switch is turned off when the voltage falls below the zero current detection threshold $V_{ZCD}$ . This improves light load efficiency. |  |  |  |  |  |  |



#### 表 6-6. Operation Modes (続き)

| Operation Mode | Description                                                                                                                                    |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| FPWM           | Converter keeps switching also for light load with fixed frequency in continuous conduction mode (CCM) for best light load transient response. |

The device enters and exits Bypass mode when the conditions in table Bypass Mode Entry, Exit are met.

表 6-7. Bypass Mode Entry, Exit

| Operation Mode                         | Bypass                                       | Conditions                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|----------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DEM / FPWM                             | Entry                                        | $V_{OUT} < V_I - 100mV$ and<br>$V_{COMP} < V_{COMP-MIN} + 100mV$                                                                                                                                                                                       |  |  |  |  |  |  |
| DEM                                    | Exit                                         | $\begin{aligned} V_{\text{COMP}} &> V_{\text{COMP-MIN}} + 100 \text{mV} \\ \parallel \\ ((V_{\text{CSP1}} - V_{\text{CSN1}}) < V_{\text{ZCD}_{\text{BYP}}} \parallel (V_{\text{CSP2}} - V_{\text{CSN2}}) < V_{\text{ZCD}_{\text{BYP}}}) \end{aligned}$ |  |  |  |  |  |  |
| FPWM                                   | Exit                                         | $ \begin{aligned} &V_{\text{COMP}} > V_{\text{COMP-MIN}} + 100 \text{mV} \\ &\parallel \\ &((V_{\text{CSP1}} - V_{\text{CSN1}}) < V_{\text{NCLTH}} \parallel (V_{\text{CSP2}} - V_{\text{CSN2}}) < V_{\text{NCLTH}}) \end{aligned} $                   |  |  |  |  |  |  |
| ATRK                                   |                                              |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| $\frac{V_{OUT}}{V_{I}}$                | ondition to<br>r bypass<br>Bypass entry      | Bypass exit<br>Bypass exit<br>Bypass entry                                                                                                                                                                                                             |  |  |  |  |  |  |
| COMP<br>V <sub>COMP-MIN</sub> + 100 mV | 2 <sup>nd</sup> condition to<br>enter bypass | Bypass entry as<br>current is positive                                                                                                                                                                                                                 |  |  |  |  |  |  |
| V <sub>CSP1</sub> – V <sub>CSN1</sub>  |                                              | exit bypass                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| FPWM: V <sub>NCLTH</sub>               |                                              | DEM: V <sub>CSPx-CSNx</sub> < V <sub>ZCD_BYP</sub><br>FPWM: V <sub>CSPx-CSNx</sub> < V <sub>NCLTH</sub>                                                                                                                                                |  |  |  |  |  |  |



#### 6.3.5 Dual- and Multi-phase Operation

The 2<sup>nd</sup> phase is enabled, disabled by the EN2-pin and can be enabled, disabled during operation as well. The 2<sup>nd</sup> phase is 180° phase shifted towards phase 1 for lowest input and output ripple. In dual phase operation both phases work in FPWM operation and support up to 2.2MHz switching frequency.

For stacked device configuration the phase shift between the phases is set by the CFG2-pin (see CFG2-pin settings). The CFG2-pin is read out during boot up and the setting is latched. The primary device switching frequency can be synced to an external clock applied at the SYNCIN-pin (see Switching Frequency and Synchronization (SYNCIN)). The primary device communicates the operation mode via the SYNCOUT-pin to the secondary device.

| Pin    | Primary SYNCIN = on       | Secondary                               |
|--------|---------------------------|-----------------------------------------|
|        | High: internal oscillator | High: bypass mode                       |
| SYNCIN | Pulse: PLL sync           | Pulse: operation as defined by MODE-pin |
|        | Low: internal oscillator  | Low: stop switching                     |

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 19

| LM5125-Q1             |    |
|-----------------------|----|
| JAJSND3 - DECEMBER 20 | 24 |



| Pin     | Primary SYNCIN = on                                  | Secondary |
|---------|------------------------------------------------------|-----------|
|         | High: communicate bypass mode to secondary device    |           |
| SYNCOUT | Pulse: communicate operation as defined by MODE-     |           |
|         | pin to secondary device                              |           |
|         | Low: communicate stop switching to secondary device. |           |



# 6-4. Single Device Dual-phase Operation



# 3 6-5. 2 Devices 3-phase Operation



6-6. 2 Devices 4-phase Operation





図 6-9. Typical Application 4-phase Operation





図 6-10. Typical Application 3-phase Operation

# 6.3.6 BIAS (BIAS-pin)

The gate drivers are powered by an internal 5V VCC regulator. The VCC regulator is sourced from the BIAS-pin for  $V_{BIAS} > V_{BIAS-RISING}$  or the VOUT-pin for  $V_{BIAS} < V_{BIAS-FALLING}$ . The BIAS-pin must be connected to a voltage  $\geq 2.5V$  (that is,  $V_1$  or 5V) as the reference system is permanently supplied by the BIAS-pin and can shut down for voltages < 2V.



図 6-11. On the Fly BIAS Supply Selection

# 6.3.7 Soft Start (SS-pin)

At start-up during the START PHASE 1 and 2 state (see FSM) the device regulates the error amplifiers reference to the SS-pin voltage or the ATRK/DTRK-pin voltage, whichever is lower. This action results in a gradual rise of the output voltage V<sub>OUT</sub>. During soft-start the device forces diode emulation mode (DEM) until the soft-start done signal is generated.

The external soft-start capacitor is first discharged to the V<sub>SS-DIS</sub> voltage, then charged by the I<sub>SS</sub> current and the soft-start done signal is generated when V<sub>SS-DONE</sub> is reached. In boost topology the soft-start time ( $t_{SS}$ ) varies with the input supply voltage as V<sub>OUT</sub> is equal to V<sub>I</sub> at start-up.

$$t_{SS} = V_{ATRK} \times \frac{C_{SS}}{I_{SS}} \times \left(1 - \frac{V_I}{V_{OUT}}\right)$$
(3)



図 6-12. Soft Start

#### 6.3.8 V<sub>OUT</sub> Programming (VOUT, ATRK, DTRK)

The output voltage  $V_{OUT}$  is sensed at the VOUT-pin.  $V_{OUT}$  can be programmed between 6V and 60V by connecting a 10k $\Omega$  to 100k $\Omega$  resistor to the ATRK/DTRK-pin, applying a voltage between 0.2V and 2V or a digital signal between 8% and 80% duty cycle. At start-up during the STANDBY state (Functional State Diagram), the programming method analog signal or digital signal is detected. At the transition to the START PHASE 1 and 2 state the programming method is latched and cannot be changed during operation. ATRK supports up to 10kHz signals, however, the ATRK-pin voltage must be changed slow enough that  $V_{OUT}$  can follow. The device tries to regulate  $V_{OUT}$  as well for ATRK < 0.2V or > 2V, but performance is not endured. For  $V_{OUT}$  programming by resistor the 20uA current must be enabled by CFG0 and is sourced through the ATRK-pin, which generates the ATRK voltage via the external resistor. For analog tracking (ATRK) or digital tracking (DTRK), TI recommends to disable the 20uA current.

Equation for programming V<sub>OUT</sub> by resistor:

$$R_{ATRK} = \frac{V_{OUT}}{6V} \times 10 \, k\Omega \tag{4}$$

Equation for programming V<sub>OUT</sub> by voltage (ATRK):

 $V_{OUT} = V_{ATRK} \times 30$ 

Equation for programming V<sub>OUT</sub> by digital signal (DTRK):

$$V_{OUT} = 0.75 \frac{V}{0/6} \times Duty Cycle$$







図 6-15. V<sub>OUT</sub> Tracking by Digital Signal

ATRK

AGND

図 6-14. VOUT Tracking by Analog Voltage



(6)

VOUT TRACKING



### 6.3.9 Protections



# 6.3.10 V<sub>OUT</sub> Overvoltage Protection (OVP)

The Overvoltage Protection (OVP) monitors the VOUT-pin using two thresholds. The programmable threshold  $V_{OVP\_max-H}$  limiting  $V_{OUT}$  to 64V, 50V, 35V or 28.5V, and the  $V_{OVP-H}$  threshold limiting the programmed  $V_{OUT}$  to 110%. In BYPASS state the 110% <sub>OVP-H</sub> detection is disabled.

When  $V_{OUT}$  rises above the  $V_{OVP\_max-H}$  or the  $V_{OVP-H}$  threshold (not active during Bypass), the low-side driver is turned off and the high-side driver is turned on. Current flow from  $V_I$  to  $V_{OUT}$  is monitored through CSP1 - CSN1 and when phase 2 is active also through CSP2 - CSN2 allowing current flow from  $V_I$  to  $V_{OUT}$ . The high-side driver is turned off when the current from  $V_I$  to  $V_{OUT}$  is zero or negative preventing current flow from  $V_{OUT}$  to  $V_I$ . When  $V_{OUT}$  falls below the  $V_{OVP\_max-L}$  or  $V_{OVP\_L}$  threshold the device continues normal operation.

# 6.3.11 Thermal Shutdown (TSD)

An internal thermal shutdown (TSD) protects the device by disabling the MOSFET drivers and VCC regulator if the junction temperature ( $T_J$ ) exceeds the  $T_{TSD-RISING}$  threshold. After the junction temperature ( $T_J$ ) is reduced by the  $T_{TSD-HYS}$  hysteresis, the device continues operation according to the Functional State Diagram.

#### 6.3.12 Power-Good Indicator (PGOOD-pin)

The device provides a power-good indicator (PGOOD) to simplify sequencing and supervision. PGOOD is an open-drain output and a pullup resistor can be externally connected. The PGOOD switch opens when the VOUT pin voltage is higher than the  $V_{UVP-H}$  threshold. PGOOD is pulled low under the following conditions:

- The VOUT-pin voltage is below the V<sub>OUT</sub> falling undervoltage threshold V<sub>UVP-L</sub>.
- The VOUT-pin voltage is above the V<sub>OUT</sub> rising overvoltage threshold V<sub>OVP\_H</sub> or V<sub>OVP\_max-H</sub> and the PGOOD<sub>OVP\_enable</sub> function is enabled (see CFG1-pin Settings).
- The device is in SHUTDOWN state and V<sub>BIAS</sub> is greater than approximately 1.7V (see Functional State Diagram).
- The EN/UVLO-pin voltage is falling below the undervoltage lockout threshold voltage V<sub>UVLO-FALLING</sub>.
- The VCC regulator voltage VCC falls below the undervoltage lockout threshold V<sub>VCC-UVLO-FALLING</sub>.
- Thermal Shutdown is triggered (see Functional State Diagram).
- The HBx-pin voltage is below the V<sub>HBx</sub> falling V<sub>HB-UVLO</sub> threshold and boot refresh enters the 512 cycles hiccup mode off time (see MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection (LOx, HOx, HBx-pin)). PGOOD is only pulled low during the Hiccup off-time.
- The switch peak current limit is exceeded by 20% and the I<sub>CL\_latch</sub> function is enabled (see CFG1-pin Settings).
- An OTP memory fault occurred (CRC fault).



| PGOOD    |      |                       |         |                               |        |        |           |           |                     |                     |           |         |          |
|----------|------|-----------------------|---------|-------------------------------|--------|--------|-----------|-----------|---------------------|---------------------|-----------|---------|----------|
| SHUTDOWN | воот | READ<br>CONFIGURATION | STANDBY | START<br>START<br>PHASE 1 & 2 | ACTIVE | BYPASS | HBx FAULT | VCC FAULT | VCC<br>VCC<br>CHECK | THERMAL<br>SHUTDOWN | ICL LATCH | STANDBY | SHUTDOWN |

#### 図 6-17. PGOOD Status for All Device States

#### 6.3.13 Current Sensing, Peak Current Limit, and Slope Compensation (CSP1, CSP2, CSN1, CSN2)

The current sense amplifier has a gain of 10 (ACS) and an internal slope compensation ramp is added to prevent subharmonic oscillation at high duty cycles. The slope of the compensation ramp must be greater than at least half of the sensed inductor current falling slope fulfilling.

$$\frac{V_{OUT} - V_I}{2 \times L} \times R_S \times Margin < V_{SLOPE} \times f_{SW}$$
<sup>(7)</sup>

#### 6.3.14 Current Sense Programming (CSP1, CSP2, CSN1, CSN2)

The peak current limit for each phase is set by the sense resistors  $R_{SNS1}$  and  $R_{SNS2}$ . The positive peak current limit for phase 1 is active when CSP1 – CSN1 reaches the threshold  $V_{CLTH}$  (typical 60mV), for phase 2 CSP2 – CSN2. The negative peak current limit is active when  $V_{NCLTH}$  (typical –30mV) is reached.  $R_1$ ,  $R_2$ ,  $R_4$ ,  $R_5$  are 0 $\Omega$  and  $R_3$ ,  $R_6$  are open.

$$R_{SNS} = \frac{l_{peak\_lim}}{V_{CLTH}}$$
(8)

The peak limit can be programmed by adding the resistors  $R_1$ ,  $R_2$ ,  $R_3$ ,  $R_4$ ,  $R_5$  and  $R_6$ . Resistor  $R_1$  and  $R_2$  must have the same value as well as resistor  $R_4$  and  $R_5$ . The resistors must be < 1 $\Omega$  because the CSx Amplifiers are supplied by the CSPx pins.  $R_3$  and  $R_6$  must be between 1 $\Omega$  and 20 $\Omega$ .

$$I_{peak\_lim\_ph1} = \left(\frac{R_1 + R_2}{R_3} + 1\right) \times \frac{V_{CLTH}}{R_{SNS1}}$$
(9)





#### 6.3.15 Input Current Limit and Monitoring (ILIM, IMON, DLY)

The average input current can be monitored at the IMON-pin. Phase 1 and phase 2 input current is summed up generating a source current at the IMON pin, which is converted to a voltage by the resistor R<sub>IMON</sub>. The resulting



voltage  $V_{IMON}$  is calculated according to  $\neq$  12, the required resistor  $R_{IMON}$  according to  $\neq$  11.  $V_{IMON}$  can regulate up to 3V and is self protecting not reaching the absolute maximum value.

$$R_{IMON} = \frac{V_{IMON}}{(R_{CS1} + R_{CS2}) \times I_{IN} \times G_{IMON} + 2 \times I_{OFESET}}$$
(11)

$$V_{IMON} = ((R_{CS1} + R_{CS2}) \times I_{IN} \times G_{IMON} + 2 \times I_{OFFSET}) \times R_{IMON}$$
(12)

 $R_{CS1}$  and  $R_{CS2}$  are the respective phase sense resistors.  $I_{IN}$  the input current,  $G_{IMON}$  the transconductance gain and  $I_{OFFSET}$  the offset current given in the electrical characteristics table.

The average input current can be limited by choosing an appropriate resistor connected to the ILIM-pin.  $V_{OUT}$  is then regulated down until the set average input current limit is reached. The DLY-pin capacitor  $C_{DLY}$  adds an additional delay time  $t_{DLY}$  to activate and deactivate the average input current limit (see Average Current Limit). When the ILIM-pin voltage reaches the threshold  $V_{ILIM}$  (typical 1V) the source current  $I_{DLY}$  is activated charging up the DLY-pin capacitor  $C_{DLY}$ . The DLY-pin voltage  $V_{DLY}$  rises until  $V_{DLY\_peak\_rise}$  is reached, which activates the average input current limit. The ILIM-pin voltage is regulated to  $V_{ILIM}$  and the input current is regulated down to the average input current limit set by  $R_{ILIM}$  resulting in a  $V_{OUT}$  drop. To exit the avarage current limit regulation the output load has to decrease, which causes  $V_{OUT}$  to rise and  $V_{ILIM}$  to fall below  $V_{ILIM\_reset}$  (typical 0.9V).  $V_{ILIM\_reset}$  activates the sink current  $I_{DLY}$ , which discharges the DLY-pin capacitor  $C_{DLY}$ . When  $V_{DLY\_valley}$ . The required resistor  $R_{ILIM}$  is calculated according to  $<math>\neq$  13.

$$R_{ILIM} = \frac{1V}{(R_{CS1} + R_{CS2}) \times I_{IN\_LIM} \times G_{IMON} + 2 \times I_{OFFSET}}$$
(13)

$$t_{DLY} = \frac{2.6 \times C_{DLY}}{5 \times 10^{-6}}$$
(14)



図 6-19. Average Current Limit



#### 6.3.16 Signal Deglitch Overview

The following image shows the signal deglitching. For all signals, the rising and falling edge is deglitched with the same deglitch time.





#### 6.3.17 MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection (LOx, HOx, HBx-pin)

The device integrates N-channel logic MOSFET drivers. The LOx driver is powered by VCC and the HOx driver is powered by HBx. When the SWx-pin voltage is approximately 0V by turning on the low-side MOSFET, the capacitor  $C_{HBx}$  is charged from VCC through the internal boot diode. The recommended value of  $C_{HBx}$  is 0.1µF. During shutdown, the gate drivers outputs are high impedance.



The LOx and HOx outputs are controlled with an adaptive dead-time methodology, which makes sure that both outputs are not turned on at the same time to prevent shoot through. When the device turns on LOx the adaptive dead-time logic turns off HOx and waits for the HOx-SWx voltage to drop below typically 1.5V, then LOx is turned on after a small dead-time delay  $t_{DHL}$ . Also the HOx driver turn-on is delayed until the LOx-PGND voltage has discharged below typically 1.5V. HOx is then turned on after a small dead-time delay  $t_{DLH}$ .

If the driver output voltage is lower than the MOSFET gate plateau voltage during start-up, the converter can not start up properly and can be stuck at the maximum duty cycle in a high-power dissipation state. This condition can be avoided by selecting a lower threshold MOSFET or by turning on the device when the BIAS-pin voltage is sufficient. During bypass operation the minimum HOx-SWx voltage is 3.75V.

The hiccup mode fault protection is triggered by HBx-UVLO. If the HBx-SWx voltage is less than the HBx UVLO threshold ( $V_{HB-UVLO}$ ), LOx turns on by force for 75ns to replenish the boost capacitor. The device allows up to four consecutive replenish switching. After the maximum four consecutive boot replenish switching, the device skips switching for 12 cycles. If the device fails to replenish the boost capacitor after the four sets of the four consecutive replenish switching, the device stops switching and enters 512 cycles of hiccup mode off-time. During the hiccup mode off-time PGOOD = low and the SS-pin is grounded.

If required the slew rate of the switching node voltage can be adjusted by adding a gate resistor in parallel with pulldown PNP transistor. The resistor can decrease the effective dead-time.



図 6-21. Slew Rate Control



# 6.4 Device Functional Modes



図 6-22. Functional State Diagram

#### 6.4.1 Shutdown State

The device shuts down for UVLO/EN pin = low consuming 2µA from BIAS pin and 0.1µA from the VOUT pin. In shutdown, COMP, SS, and PGOOD are grounded. The VCC regulator is disabled.



# 7 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

The device integrates several optional features to meet system design requirements, including input UVLO, programmable soft-start time, clock synchronization, spread spectrum, Average input current regulation, inductor current monitoring, 5V compatible BIAS pin for enhanced thermal capability, cold crank support, synchronization, dynamic output voltage tracking and programmable dead time.

#### 7.1.1 Feedback Compensation

The open-loop response of a boost regulator is defined as the product of modulator transfer function and feedback transfer function. When plotted on a dB scale, the open loop gain is shown as the sum of modulator gain and feedback gain. The modulator transfer function of a current mode boost regulator including a power stage transfer function with an embedded current loop can be simplified as one pole, one zero, and one right-half-plane zero (RHPZ) system.

Modulator transfer function is defined as follows:

$$\frac{\hat{v}_{out}}{\hat{v}_{comp}} = A_{M} \times \frac{\left(1 + \frac{s}{\omega_{Z}\_ESR}\right) \left(1 - \frac{s}{\omega_{RHPZ}}\right)}{1 + \frac{s}{\omega_{P}\_LF}}$$
(16)

where

- Modulator DC gain,  $A_M = \frac{R_{out} \times D'}{2 \times A_{cs} \times R_{cs} eq}$
- Load pole,  $\omega_{P_LF} = \frac{2}{R_{out} \times C_{out}}$
- ESR zero,  $\omega_{Z_{ESR}} = \frac{1}{R_{ESR} \times C_{out}}$
- RHPZ,  $\omega_{RHPZ} = \frac{R_{out} \times {D'}^2}{L_{m_eq}}$
- The equivalent load resistance,  $R_{out} = \frac{V_{out}^2}{P_{out\_total}}$
- The equivalent inductance,  $L_{m_eq} = \frac{L_m}{N_p}$
- The equivalent current sense resistor,  $R_{cs\_eq} = \frac{R_{cs}}{N_n}$
- N<sub>p</sub> is the number of the phases.

If the equivalent series resistance (ESR) of  $C_{out}$  (R<sub>ESR</sub>) is small enough and the RHPZ frequency is far away from the target crossover frequency, the modulator transfer function can be further simplified to a one pole system and the voltage loop can be closed with only two loop compensation components, R<sub>COMP</sub> and C<sub>COMP</sub>, leaving a single pole response at the crossover frequency. A single pole response at the crossover frequency yields a very stable loop with 90 degrees of phase margin.

As shown in  $\boxtimes$  7-1, a g<sub>m</sub> amplifier is utilized as the output voltage error amplifier. The feedback transfer function includes the feedback resistor divider gain and loop compensation of the error amplifier. R<sub>COMP</sub>, C<sub>COMP</sub>, and C<sub>HF</sub>

configure the error amplifier gain and phase characteristics, create a pole at origin, a low frequency zero and a high frequency pole.



図 7-1. Type II g<sub>m</sub> Amplifier Compensation

Feedback transfer function is defined as follows:

$$-\frac{\hat{v}_{comp}}{\hat{v}_{out}} = \frac{A_{VM} \times \omega_{Z\_EA}}{s} \times \frac{1 + \frac{s}{\omega_{Z\_EA}}}{1 + \frac{s}{\omega_{P\_EA}}}$$
(17)

where

- The middle-band voltage gain,  $A_{VM} = K_{FB} \times g_m \times R_{COMP}$
- The feedback resistor divider gain  $K_{FB} = \frac{R_{FBB}}{R_{FBT} + R_{FBB}}$ .  $K_{FB} = \frac{1}{30}$  for the internal feedback resistor divider.
- Low frequency zero,  $\omega_{Z_{EA}} = \frac{1}{R_{COMP} \times C_{COMP}}$
- High frequency pole,  $\omega_{P\_EA} \approx \frac{1}{R_{COMP} \times C_{HF}}$

The pole at the origin minimizes the output steady state error. Place the low frequency zero to cancel the load pole of the modulator. The high frequency pole can be used to cancel the zero created by the output capacitor ESR or to decrease noise susceptibility of the error amplifier. By placing the low frequency zero an order of magnitude less than the crossover frequency, the maximum amount of phase boost can be achieved at the crossover frequency. Place the high frequency pole beyond the crossover frequency because the addition of  $C_{HF}$  adds a pole in the feedback transfer function.

The crossover frequency (open loop bandwidth) is usually limited to one fifth of the RHPZ frequency.

For higher crossover frequency,  $R_{COMP}$  can be increased, while proportionally decreasing  $C_{COMP}$ . Conversely, decreasing  $R_{COMP}$  while proportionally increasing  $C_{COMP}$ , results in lower bandwidth while keeping the same zero frequency in the feedback transfer function.

# 7.2 Typical Application

# 7.2.1 Application

A typical application example is a dual-phase boost converter as shown in  $\boxtimes$  7-2. This converter is designed for Class-H audio amplifier. The output voltage is adjustable up to 45V. The peak power is 1kVA with an input average current limit of 26A.







# 7.2.2 Design Requirements

表 7-1. Design Parameters

| PARAMETER                                                                                            | VALUE |
|------------------------------------------------------------------------------------------------------|-------|
| Minimum input voltage, V <sub>in_min</sub>                                                           | 9V    |
| Typical input voltage, V <sub>in_typ</sub>                                                           | 14.4V |
| Maximum input voltage, V <sub>in_max</sub>                                                           | 18V   |
| Minimum output voltage, V <sub>out_min</sub>                                                         | 8V    |
| Maximum output voltage, V <sub>out_max</sub>                                                         | 45V   |
| Maximum output power at maximum output voltage and typical input voltage, $P_{out\_total}$           | 1000W |
| Rated output power, P <sub>rated_total</sub>                                                         | 300W  |
| Maximum delay at twice rated output power and typical input voltage, $\ensuremath{t_{\text{delay}}}$ | 100ms |
| Estimated efficiency, η                                                                              | 95%   |

# 7.2.3 Detailed Design Procedure

#### 7.2.3.1 Determine the Total Phase Number

Interleaved operation offers many advantages in high current applications such as higher efficiency, lower component stresses and reduced input and output ripple. For dual phase interleaved operation, the output power path is split reducing the input current in each phase by one-half. Ripple currents in the input and output capacitors are reduced significantly since each channel operates 180 degrees out of phase from the other. As shown in  $\boxtimes$  7-3, the input current ripple is reduced significantly.



# 図 7-3. Input Current Ripple Reduced With Dual Phase Interleaving

Here 2 phase is selected for the design:

$$N_{p} = 2$$
 (18)

The total power  $P_{out\_total}$  is shared among phases, the power of each phase can be found as:

$$P_{out} = \frac{P_{out\_total}}{N_p} = 500W$$
(19)

#### 7.2.3.2 Determining the Duty Cycle

In CCM, The duty cycle is defined as:

$$D = \frac{V_{out} - V_{in}}{V_{out}}$$
(20)

$$D' = 1 - D$$
 (21)

In this application, the maximum duty cycle can be found as:

$$D_{\max} = \frac{V_{\text{out}\_\max} - V_{\text{in}\_\min}}{V_{\text{out}\_\max}} = 0.8$$
(22)

#### 7.2.3.3 Timing Resistor R<sub>T</sub>

Generally, higher switching frequency ( $f_{sw}$ ) leads to smaller size and higher losses. Operation around 400kHz is a reasonable compromise considering size, efficiency and EMI. The value of  $R_T$  for 400kHz switching frequency is calculated as follows:

$$R_{\rm T} = \left(\frac{1}{f_{\rm sw}} - 18\rm{ns}\right) \times 31.5 \frac{\Omega}{\rm{ns}} = 78.2\rm{k}\Omega \tag{23}$$

A standard value of  $78.7 k\Omega$  is chosen for  $R_T.$ 

#### 7.2.3.4 Inductor Selection $L_m$

Three main parameters are considered when selecting the inductance value: inductor current ripple ratio (RR), falling slope of the inductor current and the RHPZ frequency of the control loop.

LM5125-Q1 JAJSND3 – DECEMBER 2024



- The inductor current ripple ratio is selected to balance the winding loss and core loss of the inductor. As the ripple current increases the core loss increases and the copper loss decreases.
- The falling slope of the inductor current must be small enough to prevent sub-harmonic oscillation. A larger inductance value results in a smaller falling slope of the inductor current.
- The RHPZ must be placed at high frequency, allowing a higher crossover frequency of the control loop. As the inductance value decrease the RHPZ frequency increases.

According to peak current mode control theory, the slope of the slope compensation ramp must be greater than half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle, that is:

$$V_{\text{slope}} \times f_{\text{sw}} > \frac{V_{\text{out}\_\text{max}} - V_{\text{in}\_\text{min}}}{2 \times L_{\text{m}}} \times R_{\text{cs}}$$
(24)

where

 V<sub>slope</sub> is a 48mV peak (at 100% duty cycle) slope compensation ramp at the input of the current sense amplifier.

The lower limit of the inductance can be found as:

$$L_{m} > \frac{V_{out} - W_{in} - W_{in} - W_{in}}{2 \times V_{slope} \times f_{sw}} \times R_{cs}$$
(25)

 $R_{cs}$  is estimated to = 1.5m $\Omega$ , so the following can be found

 $L_{m} > 1.4 \mu H$  (26)

The RHPZ frequency can be found as:

$$\omega_{\rm RHPZ} = \frac{R_{\rm out} \times {D'}^2}{L_{\rm m_eq}}$$
(27)

The crossover frequency must be lower than 1/5 of RHPZ frequency:

$$f_{c} < \frac{1}{5} \times \frac{\omega_{RHPZ}}{2\pi}$$
(28)

Assume a crossover frequency of 1kHz is desired, the upper limit of the inductance can be found as:

$$L_{\rm m} < 5.2 \mu {\rm H}$$
 (29)

The inductor ripple current is typically set between 30% and 70% of the full load current, known as a good compromise between core loss and winding loss of the inductor.

Per phase input current can be calculated as:

$$I_{in\_vinmax} = \frac{P_{out}}{\eta \times V_{in\_max}} = 29.2A$$
(30)

In continuous conduction mode (CCM) operation, the maximum ripple ratio occurs at a duty cycle of 33%. The input voltage that result in a maximum ripple ratio can be found as:

$$V_{\text{in }RRmax} = V_{\text{out }max} \times (1 - 0.33) = 30V$$
 (31)

Thus, the maximum input voltage  $V_{in max}$  must be used to calculate the maximum ripple ratio.

For this example, a ripple ratio of 0.3, 30% of the input current was chosen. Knowing the switching frequency and the typical output voltage, the inductor value can be calculated as follows:



$$L_{m} = \frac{V_{\text{in}\_max}}{I_{\text{in}} \times \text{RR}} \times \frac{1}{f_{\text{sw}}} \times \left(1 - \frac{V_{\text{in}\_max}}{V_{\text{out}\_max}}\right) = \frac{18V}{29.2A \times 0.3} \times \frac{1}{400 \text{kHz}} \times 0.6 = 3.1 \mu \text{H}$$
(32)

The closest standard value of 3.3µH was chosen for L<sub>m</sub>.

The inductor ripple current at typical input voltage can be calculated as:

$$I_{pp} = \frac{V_{in\_typ}}{L_m} \times \frac{1}{f_{sw}} \times \left(1 - \frac{V_{in\_typ}}{V_{out}}\right) = 7.4A$$
(33)

If a ferrite core inductor is selected, make sure the inductor does not saturate at peak current limit. The inductance of a ferrite core inductor is almost constant until saturation. Ferrite core has low core loss with a big size.

For powder core inductor, the inductance decreases slowly with increased DC current. This action leads to higher ripple current at high inductor current. For this example, the inductance drops to 70% at peak current limit compared to 0A. The current ripple at peak current limit can be found as:

$$I_{pp\_bias} = \frac{V_{in\_typ}}{0.7 \times L_m} \times \frac{1}{f_{sw}} \times \left(1 - \frac{V_{in\_typ}}{V_{out}}\right) = 10.6A$$
(34)

#### 7.2.3.5 Current Sense Resistor $R_{cs}$

The maximum per phase average input current at typical input voltage and maximum output voltage can be calculated as:

$$I_{\text{in\_vintyp}} = \frac{P_{\text{out}}}{\eta \times V_{\text{in\_typ}}} = 36.5A$$
(35)

The peak current can be calculated as:

$$I_{pk\_vintyp} = I_{in\_vintyp} + \frac{I_{pp\_bias}}{2} = 36.5A + \frac{10.6A}{2} = 41.8A$$
(36)

The current sense resistor can be found as:

$$R_{cs} = \frac{V_{CLTH}}{I_{pk\_vintyp}} = \frac{60mV}{41.8A} = 1.43m\Omega$$
(37)

A standard value of  $1.5m\Omega$  is chosen for R<sub>cs</sub>.

#### 7.2.3.6 Current Sense Filter R<sub>CSFP</sub>, R<sub>CSFN</sub>, C<sub>CS</sub>

The current sense filters are suggested. 100pF of  $C_{CS}$  and 1 $\Omega$  of  $R_{CSFP}$ ,  $R_{CSFN}$  are normal recommendations.  $C_{CS}$  must be placed physically as close to the device.

Route CSPx and CSNx traces together with Kelvin connections to the current sense resistors.

Increase  $C_{CS}$  and  $R_{CSFN}$  to increase the RC time constant. Increasing  $R_{CSFP}$  can bring significant current sensing error.





図 7-4. Current Sense Filter

#### 7.2.3.7 Low-Side Power Switch $\mathbf{Q}_{\mathrm{L}}$

Select a logic level N-channel MOSFET that 5V VCC is sufficient to completely enhance the MOSFET. Also, note the minimum HOx-SWx voltage is 3.75V during bypass operation. Make sure the MOSFET is turned on at this voltage.

Selection of the power MOSFET devices by breaking down the losses is one way to compare the relative efficiencies of different devices. Losses in the low-side MOSFET device can be separated into conduction loss and switching loss.

Low-side conduction loss is approximately calculated as follows:

$$P_{\text{COND}\_\text{LS}} = D \times I_{\text{in}}^2 \times R_{\text{DS(on)}} \times 1.3$$
(38)

Where, the factor of 1.3 accounts for the increase in the MOSFET on-resistance due to heating. Alternatively, the factor of 1.3 can be eliminated and the high temperature on-resistance of the MOSFET can be estimated using the  $R_{DS(ON)}$  vs temperature curves in the MOSFET datas heet.

Switching loss occurs during the brief transition period as the low-side MOSFET turns on and off. During the transition period both current and voltage are present in the channel of the MOSFET device. The low-side switching loss is approximately calculated as follows:

$$P_{SW_{LS}} = 0.5 \times V_{out} \times I_{in} \times (t_R + t_F) \times f_{sw}$$
(39)

 $t_R$  and  $t_F$  are the rise and fall times of the low-side MOSFET. The rise and fall times are usually mentioned in the MOSFET data sheet or can be empirically observed with an oscilloscope.

Reverse recovery of the high-side MOSFET increases the fall time and turn on current of the low-side MOSFET resulting in higher turn on loss.

An additional Schottky diode can be placed in parallel with the low-side MOSFET, with short connections to the source and drain in order to minimize negative voltage spikes at the SW node.

#### 7.2.3.8 High-Side Power Switch Q<sub>H</sub> and Additional Parallel Schottky Diode

Losses in the high-side MOSFET device can be separated into conduction loss, dead-time loss, and reverse recovery loss. Switching loss is calculated for the low-side MOSFET device only. Switching loss in the high-side MOSFET device is negligible because the body diode of the high-side MOSFET device turns on before and after the high-side MOSFET device switches.

High-side conduction loss is approximately calculated as follows:

$$P_{\text{COND}_{\text{HS}}} = D' \times I_{\text{in}}^2 \times R_{\text{DS}(\text{on})} \times 1.3$$
(40)

Dead-time loss is approximately calculated as follows:

$$P_{DT_{HS}} = V_D \times I_{in} \times (t_{DLH} + t_{DHL}) \times f_{sw}$$
(41)

where

- V<sub>D</sub> is the forward voltage drop of the high-side MOSFET body diode.
- t<sub>DLH</sub> is the deadtime between low side switch turn-off and high side switch turn-on.
- t<sub>DHL</sub> is the deadtime between high side switch turn-off and low side switch turn-on.

Reverse recovery characteristics of the high-side MOSFET switch strongly affect efficiency, especially when the output voltage is high. Small reverse recovery charge helps to increase the efficiency while also minimizes switching noise.

Reverse recovery loss is approximately calculated as follows:

$$P_{RR_HS} = V_{out} \times Q_{RR} \times f_{sw}$$

where

• Q<sub>RR</sub> is the reverse recovery charge of the high-side MOSFET body diode.

An additional Schottky diode can be placed in parallel with the high-side switch to improve efficiency. Usually, the power rating of this parallel Schottky diode can be less than the high-side switch because the diode conducts only during dead-times. The power rating of the parallel diode must be high enough to handle inrush current at startup, any load exists before switching, hiccup mode operation, and so forth.

#### 7.2.3.9 Snubber Components

A resistor-capacitor snubber network across the high-side N-channel MOSFET device reduces ringing and spikes at the switching node. Excessive ringing and spikes can cause erratic operation and can couple noise to the output voltage. Selecting the values for the snubber is best accomplished through empirical methods. First, make sure the lead lengths for the snubber connections are very short. Start with a resistor value between 5 and 50 $\Omega$ . Increasing the value of the snubber capacitor results in more damping, but this action also results higher snubber losses. Select a minimum value for the snubber capacitor that provides adequate damping of the spikes on the switch waveform at heavy load. A snubber can not be necessary with an optimized layout.

#### 7.2.3.10 Vout Programming

For fixed output voltage, V<sub>OUT</sub> can be programmed by connecting a resistor to ATRK/DTRK and turn on precise internal 20µA current source.

$$R_{ATRK} = \frac{V_{out} \max}{6V} \times 10k\Omega = 75k\Omega$$
(43)

For class-H audio application, V<sub>out</sub> can be adjusted to optimize the efficiency. Analog tracking or digital tracking can be applied with ATRK/DTRK.

For analog tracking, apply a voltage to ATRK/DTRK to program Vout. The voltage can be found as:

(42)



$$V_{\text{ATRK}_{\text{max}}} = \frac{V_{\text{out}_{\text{max}}}}{30} = 1.5V \tag{44}$$

$$V_{\text{ATRK}_{\min}} = \frac{V_{\text{out}_{\min}}}{30} = 0.4V$$
(45)

The output voltage can also be programmed by digital PWM signal (DTRK). The duty cycle D<sub>TRK</sub> can be found as:

$$D_{\text{TRK}} = \frac{V_{\text{out\_max}}}{0.75V} \times 100\% = 60\%$$
(46)

$$D_{\text{TRK}_{\min}} = \frac{V_{\text{out}_{\min}}}{0.75V} \times 100\% = 16\%$$
(47)

Make sure the DTRK frequency is between 100kHz and 2200kHz.

A two stage RC filter with offset can be utilized to convert a digital PWM signal to analog voltage as shown in 7-5.

The two stage RC filter is used to filter the PWM signal into a smooth analog voltage. The two stage RC filter is selected considering voltage ripple and rise time on ATRK/DTRK.

Pullup resistor ( $R_{PU}$ ) and pulldown resistor ( $R_{PD}$ ) are utilized to add an offset voltage to ATRK/DTRK so that 100% PWM duty cycle sets the output voltage to  $V_{out\_max}$  and 0% PWM duty cycle sets the output voltage to  $V_{out\_min}$ .



図 7-5. Two Stage RC Filter to ATRK/DTRK

In this application, 400kHz PWM frequency is used.  $R_f$ =4.99k $\Omega$ ,  $C_f$ =47nF are selected for the filter.  $R_a$ =1.5k $\Omega$ ,  $R_{PU}$ =51k $\Omega$ ,  $R_{PD}$ =7.87k $\Omega$  are selected to create a proper offset voltage.

The voltage ripple and rise time of ATRK/DTRK can be observed in  $\boxtimes$  7-6 and  $\boxtimes$  7-7. The voltage ripple at ATRK/DTRK is 9.2µV, which is pretty low. And rise time of around 1ms is also good for the audio system.









#### 7.2.3.11 Input Current Limit (ILIM/IMON)

In audio applications, the transient power can be high. For this application, 1000W is selected as peak output power. But the average power is typically much lower than the peak power. 300W is selected as average power. With proper ILIM/IMON setting, the average input current can be limited to less than 300W while allowing 1000W peak for 100ms. When the average current loop is triggered,  $V_{OUT}$  drops till the input and output power is balanced.

The per phase input current at average output power and typical input voltage can be found as:

$$I_{avg} = \frac{P_{avg\_total}}{2 \times \eta \times V_{in\_typ}} = 11.0A$$
(48)

13A is selected as the average input current limit.

$$I_{lim} = 13A$$

Copyright © 2024 Texas Instruments Incorporated

(49)

TEXAS INSTRUMENTS www.ti.com/ja-jp

The current out of ILIM/IMON at can be found as:

$$I_{\text{MON lim}} = 2 \times (R_{\text{cs}} \times I_{\text{lim}} \times G_{\text{IMON}} + I_{\text{OFFSET}}) = 2 \times (1.5 \text{m}\Omega \times 13\text{A} \times 0.333 \text{mA/V} + 4\mu\text{A}) = 21\mu\text{A}$$
(50)

R<sub>ILIM</sub> can be calculated as:

$$R_{\rm IMON} = \frac{V_{\rm ILIM}}{I_{\rm MON}} = \frac{1V}{21\mu A} = 47.6 k\Omega$$
(51)

A standard value of  $47.5k\Omega$  is chosen for R<sub>IMON</sub>.

As shown in  $\boxtimes$  7-8, C<sub>IMON</sub> and R<sub>c</sub> can be used to create a proper delay before the average current loop is triggered.



#### 図 7-8. ILIM/IMON Pin Configuration

In this application, 100ms delay at twice rated power is required.

At zero load, current out of ILIM/IMON can be found as:

$$I_{MON_0A} = 2 \times I_{OFFSET} = 8\mu A \tag{52}$$

The ILIM/IMON voltage at zero load can be calculated as:

$$V_{\rm IMON_0A} = R_{\rm IMON} \times I_{\rm MON_0A} = 0.38V$$
(53)

At twice rated power, current out of ILIM/IMON can be found as:

$$I_{MON tr} = 2 \times (R_{cs} \times 2 \times I_{lim} \times G_{IMON} + I_{OFFSET}) = 2 \times (1.5 \text{m}\Omega \times 26A \times 0.333 \text{m}A/V + 4\mu\text{A}) = 34\mu\text{A}$$
(54)

CIMON can be determined by:

$$C_{\rm IMON} = \frac{t_{\rm delay}}{R_{\rm IMON} \times \ln \left(\frac{R_{\rm IMON} \times I_{\rm MON\_tr} - V_{\rm IMON\_0A}}{R_{\rm IMON} \times I_{\rm MON\_tr} - V_{\rm ILIM}}\right)} = 3.0 \mu F$$
(55)

A standard value of  $3.3\mu F$  is chosen for C<sub>IMON</sub>.

R<sub>c</sub> can be determined by:

40

$$R_{\rm c} = \frac{1}{20\pi \times C_{\rm IMON}} = 4.8k$$
(56)

A standard value of  $4.99k\Omega$  is chosen for R<sub>c</sub>.



#### 7.2.3.12 UVLO Divider

The desired start-up voltage and the hysteresis are set by the voltage divider  $R_{UVT}$ ,  $R_{UVB}$ . For this design, the start-up voltage ( $V_{in_on}$ ) is set to 8.5V which is 0.5V below  $V_{in_min}$ . UVLO hysteresis voltage is set to 1V. This action results UVLO shutdown voltage ( $V_{in_off}$ ) of 7.5V. The values of  $R_{UVT}$ ,  $R_{UVB}$  are calculated as follows:

$$R_{UVT} = \frac{V_{in_on} - \frac{V_{UVLO\_RISING}}{V_{UVLO\_FALLING}} \times V_{in_off}}{\frac{1}{I_{UVLO\_HYS}}} = \frac{8.5V - \frac{1.1V}{1.075V} \times 7.5V}{10\mu A} = 82.6k\Omega$$
(57)

A standard value of  $82.5k\Omega$  is chosen for  $R_{UVT}$ .

$$R_{\text{UVB}} = \frac{V_{\text{UVLO}\_\text{FALLING}} \times R_{\text{UVT}}}{V_{\text{in}\_\text{off}} - V_{\text{UVLO}\_\text{FALLING}}} = \frac{1.075V \times 82.5k\Omega}{7.5V - 1.075V} = 13.8k\Omega$$
(58)

A standard value of  $13.8k\Omega$  is chosen for R<sub>UVB</sub>.

A 100nF UVLO capacitor ( $C_{UVLO}$ ) is selected in case  $V_{in}$  drops below  $V_{in_off}$  momentarily during the start-up or during a severe load transient at the low input voltage.

#### 7.2.3.13 Soft Start

The soft-start time at maximum output voltage is the longest. The soft-start capacitor can be found for 6ms softstart time:

$$C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{ATRK\_max}} \left( \frac{V_{out\_max}}{V_{out\_max} - V_{in\_typ}} \right) = \frac{50\mu A \times 6ms}{1.5V} \left( \frac{45V}{45V - 14.4V} \right) = 0.29\mu F$$
(59)

A standard value of  $0.33\mu$ F is chosen for C<sub>SS</sub>.

#### 7.2.3.14 CFG Settings

CFG0 is chosen based on deadtime and turn on or turnoff ATRK/DTRK pin 20 $\mu$ A current source referring to  $\frac{1}{6}$ -1.

Here, 50ns deadtime and turning on  $20\mu$ A current source are selected. Level 3 (1.3k $\Omega$ ) is selected for CFG0.

CFG1 is selected considering OVP, DRSS, peak current limit latch and PGOOD OVP enable.

Here, 50V OVP (OVP bit 0), DRSS off,  $I_{CL_latch}$  disabled, PGOOD OVP disabled are selected. Level 10 (10.5k $\Omega$ ) is selected for CFG1.

CFG2 is selected considering OVP, interleaving phase angle, SYNCIN, and clock dithering referring to 表 6-4.

Here, 50V OVP (OVP bit 1), 180° interleaving phase angle, SYNCIN disabled, DRSS set according to CFG1 are selected. Level 1 ( $0\Omega$ ) is selected for CFG1.

#### 7.2.3.15 Output Capacitor Cout

The output capacitors smooth the output voltage ripple and provide a source of charge during load transient conditions.

Ripple current rating of output capacitor must be carefully selected. In boost regulator, the output is supplied by discontinuous current and the ripple current requirement is usually high. In practice, the ripple current requirement can be dramatically reduced by placing high-quality ceramic capacitors earlier than the bulk aluminum capacitors close to the power switches.

The output voltage ripple is dominated by ESR of the output capacitors. Paralleling output capacitor is a good choice to minimize effective ESR and split the output ripple current into capacitors.

The single phase boost output RMS ripple current can be expressed as:

$$I_{1p_rms} \approx I_{out} \times \sqrt{\frac{D}{D'}}$$
 (60)

The output RMS current is reduced with interleaving as shown in  $\boxtimes$  7-10. Dual phase interleaved boost output RMS ripple current can be expressed as:

$$I_{out\_2p\_rms} \approx \begin{cases} \frac{I_{out}}{\sqrt{2}} \times \frac{\sqrt{D \times (1-2D)}}{D'}, D < 0.5 \\ \frac{I_{out\_2p\_rms}}{\sqrt{2}} \times \sqrt{\frac{2D-1}{D'}}, D \ge 0.5 \end{cases}$$
(61)

図 7-9. Normalized Output Capacitor RMS Ripple Current

Decoupling capacitors are critical for minimized voltage spike of the MOSFETs. This is also important from EMI view. Quite a few 0603/100nF ceramic capacitors are placed close to the MOSFETs following "vertical loop" concept. Refer to *Improve High-Current DC/DC Regulator EMI Performance for Free With Optimized Power Stage Layout* application brief for more details.

A few 10µF ceramic capacitors are also necessary to reduce the output voltage ripple and split the output ripple current.

Typically, aluminum capacitors are required for high capacitance. In this example, four 150µF aluminum capacitors are selected.

The output transient response is closely related to the bandwidth of the loop gain and the output capacitance. According to *How to Determine Bandwidth from the Transient-response Measurement* technical article, the overshoot or undershoot  $V_p$  can be estimated as:

$$V_{\rm p} = \frac{\Delta I_{\rm tran}}{2\pi \times f_{\rm c} \times C_{\rm out}}$$

(62)

where  $\Delta I_{tran}$  is the transient load current step.

Please be aware that  $\neq$  62 is valid only if the converter is always operating in CCM or FPWM during load step. If the converter enters DCM or pulsing skip mode at light load, the overshoot is worse.

Due to the inherent path from input to output, unlimited inrush current can flow when the input voltage rises quickly and charges the output capacitor. The slew rate of input voltage rising must be controlled by a hot-swap or by starting the input power supply softly for the inrush current not to damage the inductor, sense resistor or high-side MOSFET.

#### 7.2.3.16 Input Capacitor C<sub>in</sub>

Input capacitors are always required to provide a stable input voltage. The input capacitors must be able to handle the inductor ripple current.

The single phase boost input RMS ripple current can be expressed as:

$$I_{\text{in}\_1p\_rms} = \frac{I_{\text{pp}}}{\sqrt{12}} \tag{63}$$

The input RMS current is reduced with interleaving as shown in  $\boxtimes$  7-10. Dual phase interleaved boost input RMS ripple current can be expressed as:



☑ 7-10. Normalized Output Capacitor RMS Ripple Current

The input capacitor is also an important part of the input filter. Higher capacitance and ESR help damping the input filter better. Aluminum electrolytic capacitor is a good choice for input capacitor with high capacitance and ESR. Refer to *Input Filter Design for Switching Power Supplies* application note for more details.

#### 7.2.3.17 Bootstrap Capacitor

The bootstrap capacitor between the HBx and SWx pin supplies the gate current to charge the high-side MOSFET device gate during each cycle's turn-on and also supplies recovery charge for the bootstrap diode. These current peaks can be several amperes. The recommended value of the bootstrap capacitor is  $0.1\mu$ F. C<sub>BST</sub> must be a good-quality, low-ESR, ceramic capacitor located at the pins of the device to minimize potentially damaging voltage transients caused by trace inductance. The minimum value for the bootstrap capacitor is calculated as follows:

$$C_{BST} = \frac{Q_G}{\Delta V_{BST}}$$
(65)

where

- $Q_G$  is the high-side MOSFET gate charge at VCC = 5V
- $\Delta V_{BST}$  is the tolerable voltage droop on  $C_{BST}$ , which is typically less than 5% of VCC or 0.15V, conservatively

**ADVANCE INFORMATION** 



In this example, the value of the bootstrap capacitors ( $C_{BST}$ ) are 0.1µF.

#### 7.2.3.18 VCC Capacitor C<sub>VCC</sub>

The primary purpose of the VCC capacitor is to supply the peak transient currents of the LO driver and bootstrap diode as well as provide stability for the VCC regulator. These peak currents can be several amperes. The value of  $C_{VCC}$  must be at least 10 times greater than the value of  $C_{BST}$  and must be a good-quality, low-ESR, ceramic capacitor. Place  $C_{VCC}$  close to the pins of the device to minimize potentially damaging voltage transients caused by trace inductance.

A value of 10µF was selected for this design example.

#### 7.2.3.19 BIAS Capacitor

The C<sub>BIAS</sub> capacitor must be a high-quality, ceramic capacitor and placed physically close to the device.

A value of 1µF is selected for this design example.

#### 7.2.3.20 VOUT Capacitor

The C<sub>OUT</sub> capacitor must be a high-quality, ceramic capacitor and placed physically close to the device.

A value of 0.1µF is selected for this design example.

#### 7.2.3.21 Loop Compensation

 $R_{COMP}$ ,  $C_{COMP}$  and  $C_{HF}$  configure the error amplifier gain and phase characteristics to produce a stable voltage loop. For a quick start, follow the following four steps:

 Select crossover frequency, f<sub>C</sub>. Select the cross over frequency (f<sub>C</sub>) at one fifth of the RHPZ frequency or one tenth of the switching frequency whichever is lower. RHPZ at minimum input voltage and maximum output voltage must be considered.

$$\frac{f_{SW}}{10} = 40 \text{kHz} \tag{66}$$

$$\frac{f_{\text{RHPZ}}}{5} = \frac{R_{\text{out}} \times {D'}^2}{5 \times 2\pi \times L_{\text{m_eq}}} = 1.6 \text{kHz}$$
(67)

Crossover frequency  $f_c$ =1.5kHz is selected .

#### 2. Determine required R<sub>COMP</sub>

Knowing  $f_c$ ,  $R_{COMP}$  is calculated as follows:

$$R_{\text{COMP}} = \frac{2\pi \times f_{\text{c}} \times C_{\text{out}} \times A_{\text{cs}} \times R_{\text{cs}\_eq}}{D' \times K_{\text{FB}} \times g_{\text{m}}} = \frac{2\pi \times 1.6 \text{kHz} \times 600 \mu\text{F} \times 10 \times 0.75 \text{m}\Omega}{0.2 \times \frac{1}{30} \times 1\frac{\text{mA}}{V}} = 6.78 \text{k}\Omega$$
(68)

A standard value of  $6.8k\Omega$  is selected for  $R_{COMP}$ 

3. Determine C<sub>COMP</sub>

Place  $\omega_{Z_{EA}}$  at the load pole frequency  $\omega_{P_{LF}}$  to cancel load pole. Knowing R<sub>COMP</sub>, C<sub>COMP</sub> is calculated as follows:

$$C_{\text{COMP}} = \frac{1}{R_{\text{COMP}} \times \omega_{\text{P}} LF} = \frac{1}{6.8k\Omega \times \frac{2}{2.025\Omega \times 600\mu\text{F}}} = 89\text{nF}$$
(69)

A standard value of 100nF is selected for  $C_{COMP}$ 4. Determine  $C_{HF}$ .

Place  $\omega_{HF}$  at  $\omega_{RHPZ}$  or  $\omega_{Z_{ESR}}$  zero whichever is lower. Knowing R<sub>COMP</sub>, RHPZ and ESR zero, C<sub>HF</sub> is calculated as follows:



LM5125-Q1 JAJSND3 – DECEMBER 2024

(70)

$$C_{\rm HF} = \frac{1}{R_{\rm COMP} \times \omega_{\rm HF}} = \frac{1}{6.8 k\Omega \times 49 \rm kHz} = 3 \rm nF$$

A standard value of 3.3nF is selected for  $C_{\text{HF}}.$ 

Copyright © 2024 Texas Instruments Incorporated



# 7.2.4 Application Curves

7.2.4.1 Efficiency



7.2.4.2 Steady State Waveforms





#### 7.2.4.3 Step Load Response



#### 7.2.4.4 Sync Operation





#### 7.2.4.5 Thermal Performance



# 7.3 Power Supply Recommendations

資料に関するフィードバック(ご意見やお問い合わせ)を送信

The LM5125-Q1 is designed to operate over a wide input voltage range. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions*. In addition, the input supply must be capable of delivering the required input current to the fully loaded regulator. Use  $\neq$  71 to estimate the average input current.

$$I_I = \frac{P_O}{V_I \eta} \tag{71}$$

where

48

• η the efficiency.

One way to get a value for the efficiency is the data from the efficiency graphs in *Efficiency* in the worst case operation mode. For most applications, the boost operation is the region of highest input current.

If the device is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse effect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an under-damped resonant circuit. This circuit can cause overvoltage transients at  $V_I$  each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. One way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. An EMI input filter is often used in front of the controller power stage. Unless carefully designed, the EMI input filter can lead to instability as well as some of the previously mentioned affects.



# 7.4 Layout

#### 7.4.1 Layout Guidelines

The performance of switching converters heavily depends on the quality of the PCB layout. Poor PCB design can cause among others converter instability, load regulation problems, noise or EMI issues. Thermal relieved connections in the power path, for VCC or the bootstrap capacitor, must not be used as thermal relieved connections add significant inductance.

- Place the VCC, BIAS, HB1 and HB2 capacitors close to the corresponding device pins and connect them with short and wide traces to minimize inductance, as the capacitors carry high peak currents.
- Place CSN1, CSP1, CSN2, and CSP2 filter resistors and capacitors close to the corresponding device pins to minimize noise coupling between the filter and the device. Route the traces to the sense resistors R<sub>CS1</sub> and R<sub>CS2</sub>, which are placed close to the inductor, as differential pair and surrounded by ground to avoid noise coupling. Use Kelvin connections to the sense resistors.
- Place the compensation network R<sub>COMP</sub> and C<sub>COMP</sub> as well as the frequency setting resistor R<sub>RT</sub> close to the corresponding device pins and connect them with short traces to avoid noise coupling. Connect the analog ground pin AGND to these components.
- Place the ATRK resistor RATRK (when used) close to the ATRK pin and connect to AGND.
- Note the layout of following components is not so critical:
  - Soft-start capacitor C<sub>SS</sub>
  - DLY capacitor C<sub>DLY</sub>
  - ILIM/IMON resistor and capacitor R<sub>ILIM</sub> and C<sub>ILIM</sub>
  - CFG0, CFG1 and CFG2 resistors
  - UVLO/EN resistors
- Connect the AGND and PGND pin directly to the exposed pad (EP) to form a star connection at the device.
- Connect the device exposed pad (EP) with several vias to a ground plane to conduct heat away.
- Separate power and signal traces and use a ground plane to provide noise shielding.

The gate drivers incorporate short propagation delays, automatic dead time control, and low-impedance output stages capable of delivering high peak currents. Fast rise, fall times emake sure of rapid turn-on and turn-off transitions of the power MOSFETs enabling high efficiency. Stray and parasitic gate loop inductance must be minimized to avoid high ringing.

- Place the high-side and low-side MOSFETs close to the device.
- Connect the gate driver outputs HO1, HO2, LO1 and LO2 with a short trace to minimize inductance.
- Route HO1, HO2 and SW1, SW2 to the MOSFETs as a differential pair using the flux cancellation effect reducing the loop area.
- Place the V<sub>OUT</sub> capacitors close to the high-side MOSFETs. Use short and wide traces to minimize the power stage loop C<sub>OUT</sub> to high-side MOSFET drain connection to avoid high voltage spikes at the MOSFET.
- Connect the low-side MOSFET source connection with short and wide traces to the V<sub>OUT</sub> and V<sub>I</sub> capacitors ground to minimize inductance causing high voltage spikes at the MOSFET.
- Use copper areas for cooling at the MOSFETs thermal pads.

To spread the heat generated by the MOSFETs and the inductor, place the inductor away from the power stage (MOSFETs). However, the longer the trace between the inductor and the low-side MOSFET (switch node) the higher the EMI and noise emissions. For highest efficiency, connect the inductor by wide and short traces to minimize resistive losses.



#### 7.4.2 Layout Example



🛛 7-22. Layout Example



# 8 Device and Documentation Support

#### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Input Filter Design for Switching Power Supplies application note
- Texas Instruments, Improve High-Current DC/DC Regulator EMI Performance for Free With Optimized Power Stage Layout application brief
- Texas Instruments, How to Determine Bandwidth from the Transient-response Measurement technical article

# 8.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jpのデバイス製品フォルダを開いてください。[通知]をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

# 8.3 サポート・リソース

テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。

# 8.4 Trademarks

テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

# 8.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 8.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# **9 Revision History**

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2024 | *        | Initial Release |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **10.1 Tape and Reel Information**







| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM5125-Q1 | VQFN         | RHB             | 32   | 3000 | 346.0       | 346.0      | 33.0        |





**ADVANCE INFORMATION** 

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



**RHB0032U** 

# TEXAS INSTRUMENTS www.ti.com/ja-jp

# PACKAGE OUTLINE

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



**RHB0032U** 

# EXAMPLE BOARD LAYOUT

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# RHB0032U

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ(データシートを含みます)、設計リソース(リファレンスデザインを含みます)、アプリケーショ ンや設計に関する各種アドバイス、Webツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性 および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否しま す。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種 規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| XLM5125QRHBRQ1   | ACTIVE        | VQFN         | RHB                | 32   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 150   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **RHB 32**

5 x 5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated