

# LMH2190 Quad Channel 27 MHz Clock Tree Driver with I<sup>2</sup>C Interface

Check for Samples: LMH2190

### **FEATURES**

- 1 Input Clock, 4 Output Clocks ٠
- Supports both Square or Sine Wave Input
- **1.8V Square Wave Clock Outputs** •
- **Skewed Clock Outputs**
- Independent Clock Request
- High Isolation of Supply Noise to Clock Input
- **High Output to Output Isolation**
- Output Drive up to 50 pF
- **EMI Controlled Output Edges and EMI Filtering**
- Integrated 1.8V Low-Dropout Regulator
  - Low Output Noise Voltage
  - 10 mA load Current
- I<sup>2</sup>C Configurable up to 400 kHz (Fast Mode)
- **Ultra Low Standby Current**
- $V_{BAT}$  Range = 2.5V to 5.5V

### **APPLICATIONS**

- **Mobile Handsets**
- **PDAs**
- **Portable Equipment**

### DESCRIPTION

The LMH2190 is a guad channel configurable clock tree driver which supplies a digital system clock to peripherals in mobile handsets or other applications. It provides a solution to clocking issues such as limited drive capability for fanout or longer traces, protection of the master clock from varying loads and frequency pulling effects, isolation buffering from noisy modules, and crosstalk isolation. It has very low phase noise which enables it to drive sensitive modules such as Wireless LAN and Bluetooth.

The LMH2190 can be clocked up to 27 MHz, and has an independent clock request pin for each clock output which allows the peripheral to control the clock. It features an integrated LDO which provides an ultra low noise voltage supply with 10 mA external load current which can be used to supply the TCXO or other clock source.

The I<sup>2</sup>C serial interface can be used to override the default configuration of the device to optimize the LMH2190 for the application. Some of these programmable features include setting the polarity of both the clock and the clock request inputs. In addition, the clock outputs have programmable output drive current to optimize for the connected load. EMI switching noise can be controlled by configuring output drive and skew settings.

The LMH2190 guad clock distributor is offered in a tiny 1.61mm x 1.61mm 16 bump DSBGA package. Its small size and low supply current make it ideal for portable applications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **Typical Application**



www.ti.com

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam

# ABSOLUTE MAXIMUM RATINGS (1)(2)

during storage or handling to prevent electrostatic damage to the MOS gates.

| Supply Voltage                     |                                    |
|------------------------------------|------------------------------------|
| V <sub>BAT</sub> - V <sub>SS</sub> | -0.3V to 6V                        |
| LVCMOS port IO voltage             | -0.3V to (V <sub>OUT</sub> + 0.3V) |
| Current on CLKx pins               | +/- 65 mA                          |
| ESD Tolerance <sup>(3)</sup>       |                                    |
| Human Body Model                   | 2000V                              |
| Machine Model                      | 200V                               |
| Storage Temperature Range          | -65°C to 150°C                     |
| Junction Temperature (4)           | 150°C                              |
| Maximum Lead Temperature           |                                    |
| (Soldering,10 sec)                 | 230°C                              |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but performance is not specified. For specifications and the test conditions, see the Electrical Characteristics Tables.

- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- Human body model, applicable std. MIL-STD-883, Method 3015.7. Machine model, applicable std. JESD22–A115–A (ESD MM std of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22–C101–C. (ESD FICDM std. of JEDEC) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. (3)

(4)

### **OPERATING RATINGS**<sup>(1)</sup>

| Supply Voltage (V <sub>BAT</sub> - V <sub>SS</sub> ) | 2.5V to 5.5V     |
|------------------------------------------------------|------------------|
| V <sub>ENABLE</sub>                                  | 0 to 2V          |
| Input Clock, SCLK_IN                                 |                  |
| DC Mode                                              | 32 kHz to 27 MHz |
| AC Mode                                              | 13 MHz to 27 MHz |
| Duty Cycle                                           | 45% to 55%       |
| Temperature Range                                    | -40°C to +85°C   |
| Package Thermal Resistance $\theta_{JA}^{(2)}$       | 113.6°C/W        |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but performance is not specified. For specifications and the test conditions, see the Electrical Characteristics Tables.

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. (2)

SNAS473H-JUNE 2009-REVISED MAY 2013

### 3.5 V DC AND AC ELECTRICAL CHARACTERISTICS (1)(2)

Unless otherwise specified, all limits are specified at  $T_A = 25^{\circ}$ C,  $V_{BAT} = 3.5$ V,  $f_{SCLK\_IN} = 26$  MHz,  $C_{OUT} = 2.2 \mu$ F,  $V_{DD\_IO} = 1.8$ V (See Figure 6) <sup>(3)</sup>,  $I_{OUT} = 1$  mA, Registers are in default setting. **Boldface** limits apply at the temperature extremes.

| Symbol                | Parameter                                                                | Condition                                                                        |                                               | Min <sup>(4)</sup> | Тур <sup>(5)</sup> | Max <sup>(4)</sup> | Units |
|-----------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------|--------------------|--------------------|--------------------|-------|
| Supply Cu             | irrent <sup>(6)</sup>                                                    |                                                                                  |                                               |                    |                    |                    |       |
| I <sub>DD</sub>       | Active Supply Current                                                    | Clock outputs toggling at<br>without external capacito<br>CLK1/2/3/4, LDO is ON, | : 26 MHz<br>irs on<br>I <sub>OUT</sub> = 0 mA |                    | 3                  |                    | mA    |
|                       | Shutdown Supply Current                                                  | In Shutdown. No clocks t is OFF                                                  | toggling. LDO                                 |                    | 0.1                | 1                  |       |
|                       |                                                                          | In Shutdown. Input CLK<br>Clock outputs toggling. L                              | toggling, no<br>DO is OFF                     |                    | 0.1                | 1                  | μΑ    |
| I <sub>DDQ</sub>      | Quiescent Supply Current                                                 | No Clock outputs togglin<br>$I_{OUT} = 0 \text{ mA}$                             | g. LDO is ON,                                 |                    | 36                 | 60                 |       |
|                       |                                                                          | No Clock outputs togglin<br>$I_{OUT} = 10 \text{ mA}$                            | g, LDO is ON,                                 |                    | 50                 | 80                 | μΑ    |
| IDDEN                 | Current to Enable pin                                                    | I <sup>2</sup> C port is operational                                             |                                               |                    |                    | 300                |       |
|                       |                                                                          | I <sup>2</sup> C port is idle                                                    | I <sup>2</sup> C port is idle                 |                    |                    | 0.1                | μΑ    |
| C <sub>PD</sub>       | Power Dissipation Capacitance per CLK output, <sup>(7)</sup>             | Defined with respect to $V_{OUT} = 1.8V$                                         |                                               |                    | 15.7               | 17.5               | pF    |
| Clock Out             | puts (CLK1/2/3/4)                                                        |                                                                                  |                                               |                    |                    |                    |       |
| tp <sub>LH</sub>      | Propagation Delay SCLK_IN to CLK1 - Low to High, Figure 1 $^{(7)}$       | 50% to 50%                                                                       |                                               |                    | 6.5                | 10                 | ns    |
| tp <sub>HL</sub>      | Propagation Delay SCLK_IN to CLK1 - High to Low, Figure 1 <sup>(7)</sup> | 50% to 50%                                                                       | 50% to 50%                                    |                    | 7.5                | 11                 | ns    |
| t <sub>SKEW</sub>     | Skew Between Outputs (Either                                             | CLK1 to CLK2, 50% to 5                                                           | 0%                                            | 3                  | 6                  | 8.5                |       |
|                       | Edge), Figure 1, (')                                                     | CLK2 to CLK3 and CLK3<br>50% to 50%                                              | 3 to CLK4,                                    | 1                  | 3.5                | 7.3                | ns    |
| t <sub>RISE</sub>     | Rise Time, Figure 3, <sup>(7) (8)</sup>                                  | $C_L = 10 \text{ pF to } 50 \text{ pF}, 20\%$                                    | % to 80%                                      |                    | 3                  | 6                  |       |
| t <sub>FALL</sub>     | Fall Time, Figure 3 (7) (8)                                              | $C_L = 10 \text{ pF to } 50 \text{ pF}, 80\% \text{ to } 20\%$                   |                                               |                    | 2.5                | 5                  | ns    |
| CLK_DC                | Output Clock Duty Cycle,<br>Figure 3, <sup>(7)</sup>                     | $C_L = 10 \text{ pF to } 50 \text{ pF}$                                          |                                               | 42                 | 50                 | 58                 | %     |
| Jitter <sub>RMS</sub> | Additive RMS period Jitter                                               | BW = 100 Hz to 1 MHz                                                             | CLK1                                          |                    | 100                |                    |       |
|                       |                                                                          |                                                                                  | CLK2                                          |                    | 240                |                    | fo    |
|                       |                                                                          |                                                                                  | CLK3                                          |                    | 330                |                    | 15    |
|                       |                                                                          |                                                                                  | CLK4                                          |                    | 400                |                    |       |

- Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) C<sub>BAT</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
- (3) V<sub>DD\_IO</sub> is equal to V<sub>OUT</sub> when the LDO is enabled and it is equal to V<sub>ENABLE</sub> when it is disabled.
- (4) Limits are 100% production tested at 25°C. Limits over temperature range are specified through correlations using statistical quality control (SQC) method.
- (5) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.
- (6) I<sub>DD</sub> current depends on switching frequency and load.
- (7) This parameter is specified by design and/or characterization and is not tested in production.
- (8) Appropriate output load register must be set.
- 4 Submit Documentation Feedback



www.ti.com

### 3.5 V DC AND AC ELECTRICAL CHARACTERISTICS <sup>(1)(2)</sup> (continued)

Unless otherwise specified, all limits are specified at  $T_A = 25^{\circ}$ C,  $V_{BAT} = 3.5$ V,  $f_{SCLK\_IN} = 26$  MHz,  $C_{OUT} = 2.2 \mu$ F,  $V_{DD\_IO} = 1.8$ V (See Figure 6 ) <sup>(3)</sup>,  $I_{OUT} = 1$  mA, Registers are in default setting. **Boldface** limits apply at the temperature extremes.

| Symbol               | Parameter                               | Condition                                | Min <sup>(4)</sup>         | Тур <sup>(5)</sup> | Max <sup>(4)</sup>         | Units  |
|----------------------|-----------------------------------------|------------------------------------------|----------------------------|--------------------|----------------------------|--------|
| Phase                | CLK1 Additive Phase Noise with          | f = 100 Hz                               |                            | -130               |                            |        |
| Noise                | all Outputs toggling                    | f = 1 kHz                                |                            | -144               |                            |        |
|                      |                                         | f = 10 kHz                               |                            | -152               |                            |        |
|                      |                                         | f = 100 kHz                              |                            | -158               |                            |        |
|                      |                                         | f = 1 MHz                                |                            | -165               |                            |        |
|                      | CLK2 Additive Phase Noise with          | f = 100 Hz                               |                            | -128               |                            | -      |
|                      | all Outputs toggling                    | f = 1 kHz                                |                            | -139               |                            | -      |
|                      |                                         | f = 10 kHz                               |                            | -146               |                            | -      |
|                      |                                         | f = 100 kHz                              |                            | -151               |                            |        |
|                      |                                         | f = 1 MHz                                |                            | -153               |                            |        |
|                      | CLK3 Additive Phase Noise with          | f = 100 Hz                               |                            | -127               |                            | dBc/Hz |
|                      | all Outputs toggling                    | f = 1 kHz                                |                            | -138               |                            | -      |
|                      |                                         | f = 10 kHz                               |                            | -144               |                            | -      |
|                      |                                         | f = 100 kHz                              |                            | -148               |                            | -      |
|                      |                                         | f = 1 MHz                                |                            | -150               |                            |        |
|                      | CLK4 Additive Phase Noise with          | f = 100 Hz                               |                            | -125               |                            |        |
| all Outputs toggling | f = 1 kHz                               |                                          | -135                       |                    |                            |        |
|                      |                                         | f = 10 kHz                               |                            | -142               |                            | -      |
|                      |                                         | f = 100 kHz                              |                            | -147               |                            |        |
|                      |                                         | f = 1 MHz                                |                            | -148               |                            | -      |
| V <sub>OH</sub>      | CLK1/2/3/4 Output Voltage High<br>Level | CLK1/2/3/4 = -2 mA                       | 1.6                        |                    |                            |        |
| V <sub>OL</sub>      | CLK1/2/3/4 Output Voltage Low<br>Level  | CLK1/2/3/4 = 2 mA                        |                            |                    | 0.2                        | V      |
| R <sub>OFF</sub>     | Output Impedance when disabled          | LDO enabled                              |                            | grounded           | I.                         |        |
|                      |                                         | LDO disabled                             | c                          | liode to grour     | nd                         |        |
| System Cl            | ock Input (SCLK_IN)                     |                                          |                            |                    |                            | +      |
| V <sub>IH</sub>      | SCLK_IN Input Voltage High Level        | DC Mode                                  | 0.65 х<br>V <sub>оυт</sub> |                    | 2.0                        | V      |
|                      |                                         | AC Mode                                  | 1.2                        |                    | 1.8                        |        |
| V <sub>IL</sub>      | SCLK_IN Input Voltage Low Level         | DC Mode                                  | 0                          |                    | 0.35 х<br>V <sub>OUT</sub> | V      |
|                      |                                         | AC Mode                                  | 0                          |                    | 0.6                        |        |
| I <sub>IH</sub>      | SCLK_IN Input Current High Level        | SCLK_IN = 1.8V, Clock path disabled      |                            | 0                  | 0.1                        | μA     |
| IIL                  | SCLK_IN Input Current Low Level         | SCLK_IN = $V_{SS}$ , Clock path disabled | -0.1                       | 0                  |                            | μA     |
| C <sub>IN</sub>      | Input Capacitance (9)                   |                                          |                            | 7.5                | 10                         | pF     |
| V <sub>BIAS</sub>    | DC Bias Voltage                         | AC Mode                                  |                            | 0.805              |                            | V      |
| R <sub>IN</sub>      | Input Resistance                        | AC Mode, Clock path enabled.             | 21                         | 30                 |                            | kΩ     |

(9) This parameter is specified by design and/or characterization and is not tested in production.

SNAS473H-JUNE 2009-REVISED MAY 2013

### 3.5 V DC AND AC ELECTRICAL CHARACTERISTICS <sup>(1)(2)</sup> (continued)

Unless otherwise specified, all limits are specified at  $T_A = 25^{\circ}$ C,  $V_{BAT} = 3.5$ V,  $f_{SCLK\_IN} = 26$  MHz,  $C_{OUT} = 2.2 \mu$ F,  $V_{DD\_IO} = 1.8$ V (See Figure 6 ) <sup>(3)</sup>,  $I_{OUT} = 1$  mA, Registers are in default setting. **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                                                                            | Condition                                                             | Min <sup>(4)</sup>           | Typ <sup>(5)</sup> | Max <sup>(4)</sup>           | Units |
|------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------|--------------------|------------------------------|-------|
| Clock Req        | uest Output (SCLK_REQ)                                                               |                                                                       |                              |                    |                              |       |
| tp <sub>LH</sub> | Propagation Delay, Push-Pull and Open Source, Figure 2, <sup>(10)</sup>              | 50% to 50%                                                            |                              | 21                 | 32                           | 20    |
| tp <sub>HL</sub> | Propagation Delay, Push-Pull and Open Drain, Figure 2, <sup>(10)</sup>               | 50% to 50%                                                            |                              | 15                 | 21                           | ns    |
| V <sub>OH</sub>  | SCLK_REQ Output Voltage High<br>Level                                                | SCLK_REQ = -500 μA, Push-Pull<br>Output                               | 1.52                         |                    |                              | M     |
|                  |                                                                                      | SCLK_REQ = -500 µA, Open Source<br>Output                             | 1.52                         |                    |                              | V     |
| V <sub>OL</sub>  | SCLK_REQ Output Voltage Low                                                          | SCLK_REQ = 500 µA, Push-Pull Output                                   |                              |                    | 0.2                          |       |
|                  | Level                                                                                | SCLK_REQ = 500 μA, Open Drain<br>Output                               |                              |                    | 0.2                          | V     |
| Clock Req        | uest Inputs (CLK_REQ1/2/3/4)                                                         |                                                                       |                              |                    |                              |       |
| t <sub>SET</sub> | Setup Time from CLK_REQx to<br>SCLK_IN, to enable CLKx,<br>Figure 4, <sup>(10)</sup> |                                                                       | 16                           |                    |                              | ns    |
| V <sub>IH</sub>  | CLK_REQ1/2/3/4 Input Voltage<br>High Level                                           |                                                                       | 0.8 x<br>V <sub>DD_IO</sub>  |                    |                              | V     |
| V <sub>IL</sub>  | CLK_REQ1/2/3/4 Input Voltage<br>Low Level                                            |                                                                       |                              |                    | 0.2 x<br>V <sub>DD_IO</sub>  | V     |
| IIH              | CLK_REQ1/2/3/4 Input Current<br>High Level                                           | 200 k $\Omega$ internal pull down resistor.<br>CLK_REQ1/2/3/4 = 1.8V  |                              | 8.3                | 12.7                         |       |
|                  |                                                                                      | Without internal / external pull down resistor. CLK_REQ1/2/3/4 = 1.8V |                              | 0                  | 0.1                          | μΑ    |
| IIL              | CLK_REQ1/2/3/4 Input Current<br>Low Level                                            | $V_{IL} = V_{SS}$                                                     | -0.1                         | 0                  |                              | μA    |
| SCL and S        | DA Inputs, V <sub>ENABLE</sub> = 1.8V <sup>(11)</sup>                                |                                                                       |                              | 1                  |                              |       |
| V <sub>IH</sub>  | SCL and SDA Input Voltage High Level                                                 |                                                                       | 0.8 x<br>V <sub>ENABLE</sub> |                    |                              | V     |
| V <sub>IL</sub>  | SCL and SDA Input Voltage Low Level                                                  |                                                                       |                              |                    | 0.2 x<br>V <sub>ENABLE</sub> | V     |
| IIH              | SCL and SDA Input Current High Level                                                 | SCL/SDA = V <sub>ENABLE</sub>                                         |                              | 0                  | 0.1                          | μA    |
| IIL              | SCL and SDA Input Current Low Level                                                  | 100 k $\Omega$ internal Pull-up resistor, SCL/SDA = V <sub>SS</sub>   | -28                          | -18                |                              | μA    |
| V <sub>OL</sub>  | SDA Output Voltage Low Level                                                         | SDA = 3 mA                                                            |                              |                    | 0.2                          | V     |
| ENABLE Input     |                                                                                      |                                                                       |                              |                    |                              |       |
| V <sub>IH</sub>  | ENABLE Input Voltage High Level                                                      |                                                                       | 1.65                         |                    | 2                            | V     |
| V <sub>IL</sub>  | ENABLE Input Voltage Low Level                                                       |                                                                       |                              |                    | 0.5                          | V     |
| I <sub>IH</sub>  | ENABLE Input Current High Level                                                      | ENABLE = V <sub>OUT</sub>                                             |                              |                    | 0.1                          | μA    |
| IIL              | ENABLE Input Current Low Level                                                       | ENABLE = V <sub>SS</sub>                                              | -0.1                         |                    |                              | μA    |

(10) This parameter is specified by design and/or characterization and is not tested in production.

(11) I<sup>2</sup>C interface uses IO cells specified at 1.8V typical supply (1.6V Min - 2.0V Max).

Copyright © 2009–2013, Texas Instruments Incorporated



www.ti.com

### 3.5 V DC AND AC ELECTRICAL CHARACTERISTICS <sup>(1)(2)</sup> (continued)

Unless otherwise specified, all limits are specified at  $T_A = 25^{\circ}$ C,  $V_{BAT} = 3.5$ V,  $f_{SCLK\_IN} = 26$  MHz,  $C_{OUT} = 2.2 \mu$ F,  $V_{DD\_IO} = 1.8$ V (See Figure 6 ) <sup>(3)</sup>,  $I_{OUT} = 1$  mA, Registers are in default setting. **Boldface** limits apply at the temperature extremes.

| Symbol              | Parameter                                                             | Condition                                                                  |                                                                                           | Min <sup>(4)</sup> | Тур <sup>(5)</sup> | Max <sup>(4)</sup> | Units             |
|---------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|-------------------|
| LDO                 |                                                                       |                                                                            |                                                                                           |                    |                    |                    |                   |
| V <sub>OUT</sub>    | Output Voltage                                                        | I <sub>OUT</sub> = 1 mA                                                    |                                                                                           | 1.78               | 1.805              | 1.82               | V                 |
| I <sub>LOAD</sub>   | Load Current <sup>(12)</sup>                                          | V <sub>OUT</sub> > 1.74V                                                   |                                                                                           | 0                  |                    | 10                 | mA                |
| V <sub>DO</sub>     | Dropout Voltage (13)                                                  | V <sub>OUT</sub> = 1.7V, I <sub>OUT</sub> = 10 n                           | ۱A                                                                                        |                    | 100                | 150                | mV                |
| I <sub>SC</sub>     | Short Circuit Current Limit                                           |                                                                            |                                                                                           |                    | 300                |                    | mA                |
| PSRR                | Power Supply Rejection Ratio                                          | $V_{BAT}$ ripple = 200 mV <sub>PP</sub> ,                                  | f = 100 Hz                                                                                |                    | 93                 |                    |                   |
|                     |                                                                       | I <sub>OUT</sub> = 10 mA                                                   | f = 217.5 Hz                                                                              |                    | 90                 |                    |                   |
|                     |                                                                       |                                                                            | f = 1 kHz                                                                                 |                    | 78                 |                    |                   |
|                     |                                                                       |                                                                            | f = 10 kHz                                                                                |                    | 62                 |                    |                   |
|                     |                                                                       |                                                                            | f = 50 kHz                                                                                |                    | 54                 |                    | - dB<br>-         |
|                     |                                                                       |                                                                            | f = 100 kHz                                                                               |                    | 50                 |                    |                   |
|                     |                                                                       |                                                                            | f = 1 MHz                                                                                 |                    | 42                 |                    |                   |
|                     |                                                                       |                                                                            | f = 3.25 MHz                                                                              |                    | 35                 |                    |                   |
| E <sub>N</sub>      | Output Noise Voltage                                                  | BW = 10Hz to 100 kHz, $C_{OUT}$ = 2.2 µF, All Output                       | BW = 10Hz to 100 kHz, $V_{BAT}$ = 4.2V,<br>C <sub>OUT</sub> = 2.2 µF, All Outputs are Off |                    | 10                 |                    | μV <sub>RMS</sub> |
| T <sub>SHTDWN</sub> | Thermal Shutdown                                                      | Temperature                                                                |                                                                                           |                    | 160                |                    |                   |
|                     |                                                                       | Hysteresis                                                                 |                                                                                           |                    | 20                 |                    | °C                |
| ΔV <sub>OUT</sub>   | Line Transient <sup>(14)</sup>                                        | V <sub>BAT</sub> = (V <sub>OUT (NOM)</sub> + 1.0<br>(NOM) + 1.6V) in 30 μs | V) to (V <sub>OUT</sub>                                                                   | -1                 |                    |                    |                   |
|                     | V <sub>BAT</sub> = (V <sub>OUT (NOM)</sub> +<br>(NOM) + 1.0V) in 30 µ |                                                                            | V) to (V <sub>OUT</sub>                                                                   |                    |                    | 1                  | mv                |
|                     | Load Transient <sup>(14)</sup>                                        |                                                                            | nA in 10 µs                                                                               |                    |                    |                    |                   |
|                     |                                                                       | $I_{OUT} = 10 \text{ mA to } 0 \text{ mA in}$                              | 10 µs                                                                                     |                    |                    | 30                 | mv                |
|                     | Overshoot on Startup (14)                                             |                                                                            |                                                                                           |                    |                    | 100                | mV                |
| R <sub>OUT</sub>    | DC Output Resistance                                                  |                                                                            |                                                                                           |                    | 5                  |                    | Ω                 |
| T <sub>ON</sub>     | Turn on Time <sup>(14)</sup>                                          | to 95% of V <sub>OUT (NOM)</sub>                                           |                                                                                           |                    | 185                | 270                | μs                |

(12) The device maintains stable, regulated output voltage without a load.

(13) Dropout voltage is the voltage difference between the supply voltage and the output voltage at which the output voltage drops to 100 mV below its nominal value.

(14) This parameter is specified by design and/or characterization and is not tested in production.



SNAS473H-JUNE 2009-REVISED MAY 2013

**TIMING WAVEFORMS** 















Figure 4. Setup Time from SCLK\_IN to CLK\_REQ

8





Figure 5. 16-Bump DSBGA See YFQ0016 Package

#### PIN DESCRIPTIONS<sup>(1)</sup>

| Pin | Pin Name         | Port/Direction    | Туре   | DESCRIPTION                                          |
|-----|------------------|-------------------|--------|------------------------------------------------------|
| C1  | SCLK_IN          | Host              | I      | Source Clock Input                                   |
| C2  | SCLK_RQ          | Host              | 0      | Source Clock Request                                 |
| A3  | CLK1             | Peripheral        | 0      | Clock Output 1                                       |
| B3  | CLK_REQ1         | Peripheral        | I      | Clock Request Input 1                                |
| A4  | CLK2             | Peripheral        | 0      | Clock Output 2                                       |
| B4  | CLK_REQ2         | Peripheral        | I      | Clock Request Input2                                 |
| D4  | CLK3             | Peripheral        | 0      | Clock Output 3                                       |
| C4  | CLK_REQ3         | Peripheral        | I      | Clock Request Input 3                                |
| D3  | CLK4             | Peripheral        | 0      | Clock Output 4                                       |
| C3  | CLK_REQ4         | Peripheral        | I      | Clock Request Input 4                                |
| A2  | ENABLE           | Host              | I      | Enable Device, Active High                           |
| D2  | SCL              | Host              | I      | $I^2C$ Clock Input, 100 k $\Omega$ Pull-up to ENABLE |
| D1  | SDA              | Host/Bidrectional | I/O    | I <sup>2</sup> C Data I/O, 100 kΩ Pull-up to ENABLE  |
| A1  | V <sub>BAT</sub> | Battery/Input     | Power  | Power Supply                                         |
| B1  | V <sub>OUT</sub> | LDO/Output        | Power  | Power Supply to Clock Source and Clock Outputs       |
| B2  | V <sub>SS</sub>  | Ground            | Ground | Ground Pin                                           |

(1) I = Input, O = Output, I/O = Input / Output

www.ti.com



Figure 6. LMH2190 Block Diagram



#### www.ti.com

#### **TYPICAL PERFORMANCE CHARACTERISTICS**

Unless otherwise specified,  $T_A = 25^{\circ}$ C,  $V_{BAT} = 3.5$ V,  $f_{SCLK\_IN} = 26$  MHz,  $C_{OUT} = 2.2 \mu$ F,  $V_{DD\_IO} = 1.8$ V (See Figure 19), Registers are in default configuration.





LMH2190

TEXAS INSTRUMENTS

www.ti.com

SNAS473H-JUNE 2009-REVISED MAY 2013

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified,  $T_A = 25^{\circ}$ C,  $V_{BAT} = 3.5$ V,  $f_{SCLK\_IN} = 26$  MHz,  $C_{OUT} = 2.2 \mu$ F,  $V_{DD\_IO} = 1.8$ V (See Figure 19), Registers are in default configuration.





#### TIME (5 ns/DIV) Figure 14.





TIME (5 ns/DIV) Figure 16.





#### SNAS473H-JUNE 2009-REVISED MAY 2013

### **APPLICATION INFORMATION**

The LMH2190 is a quad channel configurable clock distribution device which supplies a digital system clock to peripherals in mobile handsets or other applications. Examples of peripherals are Bluetooth, Wireless LAN, and/or Digital Video Broadcast-H (DVB-H).

The LMH2190 provides a solution to clocking issues such as limited drive capability, frequency pulling and crosstalk. The drive capability of a TCXO can be insufficient when traces are long and/ or multiple peripherals are connected to one TCXO. The LMH2190's clock outputs can be configured independently to drive capacitive loads up to 50 pF per channel. The buffer function of the LMH2190 prevents frequency pulling of the TCXO. Frequency pulling can occur when the TCXO observes varying loads. A peripheral device that shuts down can cause this load variation for instance. Crosstalk between peripheral devices is minimal since each peripheral has its own LMH2190 digital clock output. Also isolation from peripheral to TCXO is specified by use of the LMH2190.

Adding a component in the clock path inherently means adding noise. The LMH2190 though has excellent phase noise specifications in order to minimize degradation of the clock quality. A typical LMH2190 application is depicted in Figure 19.

The LMH2190 clock tree driver can be divided into 4 blocks:

- Clock tree driver
  - The clock tree driver provides a clean clock to a maximum of 4 separately connected peripheral devices.
- Clock request logic
  - Independent clock request inputs allow the peripheral to control when the particular clock should be enabled. Further, the clock request inputs control the source clock request (SCLK\_REQ) and enabling of the LDO.
- Low Dropout regulator (LDO)
  - The LDO provides a low noise, high PSRR supply voltage that enables low phase noise on the clock outputs, and low quiescent current for portable applications. It can also be used to provide a low noise supply to the TCXO eliminating the need for a separate LDO.
- I<sup>2</sup>C Control logic
  - An I<sup>2</sup>C control port enables re-configuration of settings of many features of the device in order to optimize the device performance based on the application. For these settings see Table 2, Table 3, Table 4, Table 5, and Table 6 in I<sup>2</sup>C Registers.

All the blocks can be switched into a low power-consumption mode to save energy. This functionality is controlled via the ENABLE pin.

The following sections provide an explanation on PHASE NOISE and a detailed description of each block.



www.ti.com



Figure 19. Typical LMH2190 Setup

### PHASE NOISE

An important specification for oscillators and clock buffers is phase noise. It determines the timing and thus accuracy of various peripheral devices in a cell phone such as Bluetooth, WLAN and DVB-H.

Phase noise is expressed in the frequency domain and is usually specified at a number of offset frequencies from the carrier frequency. The phase noise of the oscillator and the LMH2190 together determine the phase noise of the clock that is distributed to the peripheral devices. Therefore an additive phase noise is specified for the LMH2190 rather than its total output phase noise since that depends on the TCXO connected to the LMH2190.

Knowing the TCXO phase noise and the additive phase noise of the LMH2190, the total phase noise to the peripheral can be calculated:

$$PN = 10 \text{ LOG} \begin{bmatrix} \frac{PN_{-}TCXO}{10} & \frac{\text{add.PN}_{-}LMH2190}{10} \\ 10 & + 10 \end{bmatrix}$$

Where, PN is the total phase noise at the output of the LMH2190, PN\_TCXO is the TCXO's phase noise and add.PN\_LMH2190 is the additive phase noise of the LMH2190, all in dBc/Hz.

### CLOCK TREE DRIVER

The clock tree driver consists of one input that drives 4 outputs (Figure 20). It is supplied by the highly accurate 1.8V LDO. In default configuration the outputs are switched on when the clock request inputs are high. The input as well as the output can be configured in several ways though I<sup>2</sup>C programming.



#### **Clock Tree Driver Input**

MH2190

The source clock input (SCLK\_IN) is the input for the clock tree driver. It can be configured to DC or AC coupled mode. In shutdown mode, the input stage is completely switched off to prevent unnecessary power consumption when the source clock is still present.

In the DC coupled mode, the clock input may range from 32 kHz to 27 MHz. DC coupling mode requires that the input is a square wave.

In AC mode an external capacitor needs to be connected in series with the clock source and the SCLK\_IN pin to block external DC. Internally, a DC bias network centers it at about  $V_{OUT}/2$ . This enables the use of a sine wave clock source with a amplitude between 0.8  $V_{PP}$  and 1.8  $V_{PP}$ . The bias voltage is enabled only when the clock request output is activated in order to eliminate the DC power. In the AC coupled mode, the clock input may range from 13 MHz up to 27 MHz. It is assumed to be a sine wave. Signals with sharp edges, such as square wave signals, should be prevented as the DC control loop will not be able to maintain its internal DC level.

#### **Clock Tree Driver Outputs**

The LMH2190's clock tree driver outputs have many modes of operation to reduce power consumption and minimize EMI. The output drive strength of the LMH2190 can be selected in 4 steps based on the load capacitance it needs to drive. The configuration can be done via the I<sup>2</sup>C interface.

There are two dedicated methods for reducing EMI that can be selected through the I<sup>2</sup>C interface. As shown in Figure 21 and Figure 22 the first method (default) skews all of the clock edges individually, so that the EMI generated by the switching is spread out over time. The second method inverts two of the outputs and also skews one pair from the other.



Figure 20. Clock Tree Driver







Figure 21. Clock Outputs Timing: With Skew only

Figure 22. Clock Outputs Timing: With Skew and Inversion

### CLOCK REQUEST LOGIC

The clock request logic enables an independent control of the clock tree driver outputs (CLK1 to CLK4) as well as an overall source clock request (SCLK\_REQ) and LDO enabling. Since the clock request logic always needs to be active, it is supplied by either the output of the LDO ( $V_{OUT}$ ) or by the external ENABLE. Further details about the selection between  $V_{OUT}$  and ENABLE can be found in the LOW DROPOUT REGULATOR section later in the datasheet.

#### **Clock Request Inputs**

A clock request input is provided for each clock output (Figure 23). This allows the peripheral device to control the LMH2190 when it wants to receive a clock. In case the peripheral device does not have clock request functionality, the CLKx\_REQ can be wired to a logic high level to enable the clock output (in default register setting). Alternatively, it can be controlled through I<sup>2</sup>C. The CLKx\_REQ input can be configured to be active high or active low. When the LDO is off, the clock request logic still need to be powered such that it can turn on the LDO. This is why the ENABLE input is used to power the Clock Request Logic in case the LDO is off. Although the CLK\_REQ logic is supplied with 1.8V LDO voltage (or ENABLE), the CLKx\_REQ input can tolerate voltages up to  $V_{BAT}$ .

To prevent glitches on CLK outputs, enabling of the outputs is done synchronously. A latch is used to ensure that the CLK outputs will be enabled on the falling edge of the source clock input (SCLK\_IN).



SNAS473H-JUNE 2009-REVISED MAY 2013



Figure 23. Clock Request Input

#### System Clock Request Output

In the typical mode of operation, the clock request output will be enabled if one of the 4 CLK\_REQ inputs is high (Figure 24). However, this can be overridden via the I<sup>2</sup>C interface which has a register bit that forces the output to be enabled, independent of the CLK\_REQ input. The polarity of the output can be controlled via I<sup>2</sup>C (CLK\_REQ Output Polarity) along with whether the output is configured as push/pull, open drain or open source.

For the open drain case, there needs to be an external resistor that pulls the SCLK\_REQ to a high level. This high level may be greater than the LDO voltage of 1.8V, but not more than the supply voltage ( $V_{BAT}$ ) of the LMH2190.



Figure 24. System Clock Request Output

The System Clock Request Output pin can be used to enable or disable an external TCXO to save power consumption. See Figure 25. The LDO powers the TCXO, while the SCLK\_REQ enables or disables the TCXO. If the TXCO doesn't have an enable pin, power savings can be realized by switching off the LMH2190's LDO and therewith the TCXO.



www.ti.com



Figure 25. TCXO Powered from LMH2190's LDO

Note that the LMH2190 initializes to its default settings when  $V_{BAT}$  is powered-up. As a consequence, the LMH2190 is in it's default state until it is configured through  $I^2C$ . Because of this configuration the CLK1/2/3/4 outputs may transmit the clock to a peripheral upon startup when it is not requested by the peripheral and before the device is initialized through the  $I^2C$  port. This may happen for instance when the default settings of the device for SCLK\_REQ and CLK\_REQ1/2/3/4 polarities do not correspond to what is expected by the TCXO and the peripheral. Care must be taken to prevent any unwanted behavior in the peripheral device until the  $I^2C$  port correctly configures the device. The setting of the registers is maintained as long as the  $V_{BAT}$  voltage is present.

### LOW DROPOUT REGULATOR

The linear and low dropout regulator (LDO) is used to regulate the input voltage,  $V_{BAT}$ , to generate an accurate 1.8V supply voltage. This allows the LMH2190 to suppress  $V_{BAT}$  voltage ripples. A voltage ripple would distort clock edges causing phase noise on the distributed clock signal.

In default mode the LDO is powered-up when one or more Clock Request inputs are high. Therefore the Clock Request Logic needs to be powered continuously such that it can wake-up the LMH2190 and its LDO. The  $V_{DD_IO}$  voltage that takes care of supplying the Clock Request Logic can therefore be driven by either the LDO output voltage or the ENABLE signal. Normally the  $V_{DD_IO}$  signal is connected to the LDO output, unless the LDO is in a low power shutdown mode. In that case the ENABLE signal will drive  $V_{DD_IO}$  (Figure 26). As soon as there is a clock request, the built in LDO will power up and takes over the sourcing of  $V_{DD_IO}$  from the ENABLE signal.



Figure 26. Linear Regulator Block Diagram

The LDO contains thermal overheating detection. If it does overheat, the LMH2190 (except the register logic) will shutdown and sets a status bit in the I<sup>2</sup>C status register.



The LDO can be configured to be always ON for the case when it needs to supply power to the TCXO even when the LMH2190 is not requesting any clocks to be distributed.

It is possible to use an external 1.8V supply connected to  $V_{OUT}$  and shut off the internal LDO, although it is highly recommended to use the internally generated 1.8V. If an external supply is used, care should be taken during startup as the default configuration is for the internal LDO to be enabled. In this case, there could be contention between the two supplies which could cause excessive current flow.

### I<sup>2</sup>C CONTROL LOGIC

The LMH2190 can be controlled by a  $I^2C$  host device. The  $I^2C$  address of the LMH2190 is 38h. It can configure the registers inside the LMH2190 to change the default configuration. The  $I^2C$  communication is based on a READ/WRITE structure, following the  $I^2C$  transmission protocol. According to the  $I^2C$  specification one set of pull-up resistors needs to be present on the  $I^2C$  bus.

Some of the features are for instance setting the polarity of the clock request inputs and outputs and setting the drive strength of the clock outputs. It also allows direct control of the clock request signals and the LDO via the  $I^2C$ . The  $I^2C$  interface is powered by the ENABLE, while the control logic and registers are powered by the V<sub>BAT</sub>.

#### I<sup>2</sup>C Data Validity

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line should only change when SCL is LOW (Figure 27).



Figure 27. I<sup>2</sup>C Signals: Data Validity

#### I<sup>2</sup>C Start and Stop Condition

START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH (Figure 28). STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



Figure 28. I<sup>2</sup>C Start and Stop Conditions



### **Transferring Data**

Every frame on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received.

After the START condition, the I<sup>2</sup>C master sends a chip address (Figure 29). This address is seven bits long followed by an eight bit which is a data direction bit (R/W). For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.

| MSB                                                                               |              |              |              |              |              |              | LSB         |
|-----------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|
| ADR6<br>Bit7                                                                      | ADR5<br>bit6 | ADR4<br>bit5 | ADR3<br>bit4 | ADR2<br>bit3 | ADR1<br>bit2 | ADR0<br>bit1 | R/W<br>bit0 |
| I <sup>2</sup> C SLAVE address (chip address) ——————————————————————————————————— |              |              |              |              |              |              |             |

Figure 29. I<sup>2</sup>C Chip Address

Register changes take effect at the SCL rising edge during the last ACK from slave. An example of a WRITE cycle is given in Figure 30. When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform (Figure 31).



Figure 31. Example I<sup>2</sup>C Read Cycle

### I<sup>2</sup>C Timing

The timing of the SDA and SCL signals is depicted in Figure 32 and the parameters are given in Table 1.



SNAS473H -JUNE 2009-REVISED MAY 2013



Figure 32. I<sup>2</sup>C Timing Diagram

| Cumb al          | Sumbol                                                          |                       | Limit |       |  |
|------------------|-----------------------------------------------------------------|-----------------------|-------|-------|--|
| Symbol           | Parameter                                                       | Min                   | Max   | Units |  |
| f <sub>SCL</sub> | Clock Frequency                                                 |                       | 400   | kHz   |  |
| 1                | Hold Time (repeated) START Condition                            | 0.6                   |       | μs    |  |
| 2                | Clock Low Time                                                  | 1.3                   |       | ns    |  |
| 3                | Clock High Time                                                 | 600                   |       | ns    |  |
| 4                | Setup Time for a Repeated START Condition                       | 600                   |       | ns    |  |
| 5                | Data Hold Time (Output direction, delay generated by LMH2190)   | 300                   | 900   | μs    |  |
| 5                | Data Hold Time (Input direction, delay generated by the Master) | 0                     | 900   | ns    |  |
| 6                | Data Setup Time                                                 | 100                   |       | ns    |  |
| 7                | Rise Time of SDA and SCL                                        | 20+0.1 C <sub>b</sub> | 300   | ns    |  |
| 8                | Fall Time of SDA and SCL                                        | 10+0.1 C <sub>b</sub> | 300   | ns    |  |
| 9                | Set-up Time for STOP condition                                  | 600                   |       | ns    |  |
| 10               | Bus Free Time between a STOP and a START Condition              | 1.3                   |       | μs    |  |
| Cb               | Capacitive Load for Each Bus Line                               | 10                    | 200   | pF    |  |

### Table 1. I<sup>2</sup>C Timing

### I<sup>2</sup>C Registers

| Table 2. | Configuration | Register <sup>(1)</sup> |
|----------|---------------|-------------------------|
|----------|---------------|-------------------------|

| Field                         | Bits | Description                                                                                                                                                                                                                                                                                           |
|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output Mode                   | [0]  | <ul> <li>Sets the timing relationship of the clock outputs (Figure 21 and Figure 22).</li> <li>0 - All 4 outputs are skewed from each other</li> <li>1 - Two pair of outputs where one output of the pair is the inversion of the other and the second pair is skewed from the first pair.</li> </ul> |
| Clock Request Output Type     | [1]  | Sets whether the output is push-pull or open drain.<br><b>0 - Push-Pull Output</b><br>1 - Open Drain/Source Output (Open drain with Active low output, Open source with Active high output).                                                                                                          |
| Clock Request Output Polarity | [2]  | Sets whether the clock request output is<br>active low or active high.<br>0 - Active low output<br><b>1 - Active high output</b>                                                                                                                                                                      |
| Clock Request Output Mode     | [3]  | Sets how the clock request output operates.<br><b>0 - Use clock request inputs</b><br>1 - Force the clock request output to be<br>asserted.                                                                                                                                                           |

(1) Address = 00H, type = R/W, reset value = 44H, 0100\_0100, Bold face settings are the default configuration.

STRUMENTS

XAS

### Table 2. Configuration Register<sup>(1)</sup> (continued)

| Field            | Bits  | Description                                                                                                             |
|------------------|-------|-------------------------------------------------------------------------------------------------------------------------|
| Clock Input Type | [4]   | Sets whether the input is AC or DC coupled.<br><b>0 - AC coupled</b><br>1 - DC coupled                                  |
| LDO Mode         | [6-5] | Sets the regulator mode of operation.<br>00 - OFF<br>01 - Reserved<br><b>10 - Track Clock Requests</b><br>11 - Force ON |
| Reserved         | [7]   |                                                                                                                         |

### Table 3. CLK1 Output Register<sup>(1)</sup>

| Field                       | Bits  | Description                                                                                                                                                                                                                                                           |
|-----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK1 Load                   | [1-0] | Sets the drive strength of the clock output<br>based on the capacitive load.<br>00 - 10pF to 15pF<br>01 - 15pF to 22.5pF<br><b>10 - 22.5pF to 33.5pF</b><br>11 - 33.5pF to 50pF                                                                                       |
| CLK_REQ1 Input Polarity     | [2]   | Sets whether a logic low or high enables the<br>clock output.<br>0 - Logic low enables the clock output.<br>1 - Logic high enables the clock output.                                                                                                                  |
| CLK_REQ1 Force ON Control   | [3]   | Selects whether to use a clock request or I <sup>2</sup> C logic to enable the output.<br><b>0 - Use the clock request pin to control the output.</b><br>1 - Force the clock output to be enabled (Force ON).                                                         |
| CLK_REQ1 Force OFF Control  | [4]   | Selects whether to use a clock request or<br>I <sup>2</sup> C logic to disable the output.<br><b>0 - Use the clock request pin to control</b><br><b>the output.</b><br>1 - Force the clock output to be disabled<br>(Force OFF). "Force OFF" overrides "Force<br>ON". |
| CLK_REQ1 Pull down Resistor | [5]   | Selects whether an internal 200 k $\Omega$ pull<br>down resistor on the clock request input to<br>GND is present.<br><b>0 - No internal pull down resistor is</b><br><b>present.</b><br>1 - Internal 200 k $\Omega$ pull-down resistor is<br>present.                 |
| Reserved                    | [6]   |                                                                                                                                                                                                                                                                       |
| Reserved                    | [7]   |                                                                                                                                                                                                                                                                       |

(1) Address = 01H, type = R/W, reset value = 06H, 0000\_0110, Bold face settings are the default configuration.

### Table 4. CLK2 Output Register<sup>(1)</sup>

| Field                   | Bits  | Description                                                                                                                                                                     |  |  |
|-------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CLK2 Load               | [1-0] | Sets the drive strength of the clock output<br>based on the capacitive load.<br>00 - 10pF to 15pF<br>01 - 15pF to 22.5pF<br><b>10 - 22.5pF to 33.5pF</b><br>11 - 33.5pF to 50pF |  |  |
| CLK_REQ2 Input Polarity | [2]   | Sets whether a logic low or high enables the clock output.<br>0 - Logic low enables the clock output.<br>1 - Logic high enables the clock output.                               |  |  |

(1) Address = 02H, type = R/W, reset value = 06H, 0000\_0110, Bold face settings are the default configuration.



#### www.ti.com

### Table 4. CLK2 Output Register<sup>(1)</sup> (continued)

| Field                       | Bits | Description                                                                                                                                                                                                                                                           |  |  |  |
|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CLK_REQ2 Force ON Control   | [3]  | Selects whether to use a clock request or<br>l <sup>2</sup> C logic to enable the output.<br><b>0 - Use the clock request pin to control</b><br><b>the output.</b><br>1 - Force the clock output to be enabled<br>(Force ON).                                         |  |  |  |
| CLK_REQ2 Force OFF Control  | [4]  | Selects whether to use a clock request or<br>I <sup>2</sup> C logic to disable the output.<br><b>0 - Use the clock request pin to control</b><br><b>the output.</b><br>1 - Force the clock output to be disabled<br>(Force OFF). "Force OFF" overrides "Force<br>ON". |  |  |  |
| CLK_REQ2 Pull down Resistor | [5]  | Selects whether an internal 200 kΩ pull<br>down resistor on the clock request input to<br>GND is present.<br><b>0 - No internal pull down resistor is</b><br><b>present.</b><br>1 - Internal 200 kΩ pull-down resistor is<br>present.                                 |  |  |  |
| Reserved                    | [6]  |                                                                                                                                                                                                                                                                       |  |  |  |
| Reserved                    | [7]  |                                                                                                                                                                                                                                                                       |  |  |  |

### Table 5. CLK3 Output Register<sup>(1)</sup>

| Field                       | Bits  | Description                                                                                                                                                                                                                                                            |
|-----------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK3 Load                   | [1-0] | Sets the drive strength of the clock output<br>based on the capacitive load.<br>00 - 10pF to 15pF<br>01 - 15pF to 22.5pF<br><b>10 - 22.5pF to 33.5pF</b><br>11 - 33.5pF to 50pF                                                                                        |
| CLK_REQ3 Input Polarity     | [2]   | Sets whether a logic low or high enables the<br>clock output.<br>0 - Logic low enables the clock output.<br>1 - Logic high enables the clock output.                                                                                                                   |
| CLK_REQ3 Force ON Control   | [3]   | Selects whether to use a clock request or I <sup>2</sup> C logic to enable the output.<br><b>0 - Use the clock request pin to control the output.</b><br>1 - Force the clock output to be enabled (Force ON).                                                          |
| CLK_REQ3 Force OFF Control  | [4]   | Selects whether to use a clock request or<br>I <sup>2</sup> C logic to disable the output.<br><b>0 - Use the clock request pin to control</b><br><b>the output</b> .<br>1 - Force the clock output to be disabled<br>(Force OFF). "Force OFF" overrides "Force<br>ON". |
| CLK_REQ3 Pull down Resistor | [5]   | Selects whether an internal 200 kΩ pull<br>down resistor on the clock request input to<br>GND is present.<br><b>0 - No internal pull down resistor is</b><br><b>present.</b><br>1 - Internal 200 kΩ pull-down resistor is<br>present.                                  |
| Reserved                    | [6]   |                                                                                                                                                                                                                                                                        |
| Reserved                    | [7]   |                                                                                                                                                                                                                                                                        |

(1) Address = 03H, type = R/W, reset value = 06H,  $0000_0110$ , Bold face settings are the default configuration.

ISTRUMENTS

**EXAS** 

### Table 6. CLK4 Output Register<sup>(1)</sup>

| Field                       | Bits  | Description                                                                                                                                                                                                                                                           |
|-----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK4 Load                   | [1-0] | Sets the drive strength of the clock output<br>based on the capacitive load.<br>00 - 10pF to 15pF<br>01 - 15pF to 22.5pF<br><b>10 - 22.5pF to 33.5pF</b><br>11 - 33.5pF to 50pF                                                                                       |
| CLK_REQ4 Input Polarity     | [2]   | Sets whether a logic low or high enables the clock output.<br>0 - Logic low enables the clock output.<br>1 - Logic high enables the clock output.                                                                                                                     |
| CLK_REQ4 Force ON Control   | [3]   | Selects whether to use a clock request or<br>I <sup>2</sup> C logic to enable the output.<br><b>0 - Use the clock request pin to control</b><br><b>the output.</b><br>1 - Force the clock output to be enabled<br>(Force ON).                                         |
| CLK_REQ4 Force OFF Control  | [4]   | Selects whether to use a clock request or<br>I <sup>2</sup> C logic to disable the output.<br><b>0 - Use the clock request pin to control</b><br><b>the output.</b><br>1 - Force the clock output to be disabled<br>(Force OFF). "Force OFF" overrides "Force<br>ON". |
| CLK_REQ4 Pull down Resistor | [5]   | <ul> <li>Selects whether an internal 200 kΩ pull down resistor on the clock request input to GND is present.</li> <li>0 - No internal pull down resistor is present.</li> <li>1 - Internal 200 kΩ pull-down resistor is present.</li> </ul>                           |
| Reserved                    | [6]   |                                                                                                                                                                                                                                                                       |
| Reserved                    | [7]   |                                                                                                                                                                                                                                                                       |

(1) Address = 04H, type = R/W, reset value = 06H, 0000\_0110, Bold face settings are the default configuration.

### Table 7. Status Register<sup>(1)</sup>

| Field                  | Bits | Description                                                                                                                                      |
|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermal Shutdown (TSD) | [0]  | Indicates if a thermal shutdown event has occurred.<br>0 - Thermal shutdown has not occurred.<br>1 - Thermal shutdown has occurred               |
| CLK_REQ1 Input Value   | [1]  | Captures the state of the generated clock request<br>input value.<br>0 - Generated clock request is low.<br>1 - Generated clock request is high. |
| CLK_REQ2 Input Value   | [2]  | Captures the state of the generated clock request<br>input value.<br>0 - Generated clock request is low.<br>1 - Generated clock request is high. |
| CLK_REQ3 Input Value   | [3]  | Captures the state of the generated clock request<br>input value.<br>0 - Generated clock request is low.<br>1 - Generated clock request is high. |
| CLK_REQ4 Input Value   | [4]  | Captures the state of the generated clock request<br>input value.<br>0 - Generated clock request is low.<br>1 - Generated clock request is high. |
| SCLK_REQ Output Value  | [5]  | Captures the state of the system clock request output<br>value.<br>0 - System clock request is low.<br>1 - System clock request is high.         |
| Reserved               | [6]  |                                                                                                                                                  |

(1) Address = 05H, type = R

24 Submit Documentation Feedback



SNAS473H-JUNE 2009-REVISED MAY 2013

 Table 7. Status Register<sup>(1)</sup> (continued)

| Field    | Bits | Description |
|----------|------|-------------|
| Reserved | [7]  |             |

### LAYOUT RECOMMENDATIONS

As with any other device, careful attention must be paid to the board layout. If the board isn't properly designed, the performance of the device can be less than might be expected. Especially the input clock trace (SCLK\_IN) and output traces (CLK1/2/3/4) should be as short as possible to reduce the capacitive load observed by the clock outputs. Also proper decoupling close to the device is necessary. Beside a capacitor in the  $\mu$ F range (See Table 8), a capacitor of 100 nF on V<sub>BAT</sub> and V<sub>OUT</sub> is recommended close to device. The equivalent series resistance (ESR) of the capacitors should be sufficiently low. A standard capacitor is usually adequate. Advised values are given in Table 8. An evaluation board is available to ease evaluation and demonstrate a proper board layout.

#### **Table 8. Recommended Component Values**

| Symbol                          | Parameter                     | Min  | Тур | Max   | Units |
|---------------------------------|-------------------------------|------|-----|-------|-------|
| C <sub>BAT</sub> <sup>(1)</sup> | Capacitor on V <sub>BAT</sub> | 0.47 | 1   |       |       |
| C <sub>OUT</sub> <sup>(1)</sup> | Capacitor on V <sub>OUT</sub> | 1    | 2.2 |       | μΓ    |
| ESR                             | Equivalent Series Resistance  | 5    |     | 500   | mΩ    |
| C <sub>SCLK_IN</sub>            | Input AC Coupling Capacitor   | 330  | 470 | 10000 | pF    |

(1) C<sub>BAT</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCC's) used in setting electrical characteristics.

### **REVISION HISTORY**

| Changes from Revision G (April 2013) to Revision H |                                                    |    |  |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|----|--|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 25 |  |  |  |  |  |



www.ti.com



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMH2190TM-38/NOPB | ACTIVE        | DSBGA        | YFQ                | 16   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -20 to 85    | AA                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | *All dimensions are nominal |                 |                    |      |     |                          |                          |            |            |            |            |           |                  |
|---|-----------------------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | LMH2190TM-38/NOPB           | DSBGA           | YFQ                | 16   | 250 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.76       | 4.0        | 8.0       | Q1               |



## PACKAGE MATERIALS INFORMATION

26-Oct-2024



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMH2190TM-38/NOPB | DSBGA        | YFQ             | 16   | 250 | 208.0       | 191.0      | 35.0        |

# YFQ0016



B. This drawing is subject to change without notice.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated